#### Annex J: Serial Presence Detects for DDR2 SDRAM (Revision 1.3) #### 1.0 Introduction This appendix describes the serial presence detect values for the DDR2 version of the synchronous DRAM modules. These presence detect values are those referenced in the SPD standard document for 'Specific Features'. The following SPD fields will occur in the order presented in section 1.1. Further descriptions of Bytes 0 and 1 are found in the SPD standard. Further description of Byte 2 is found in Appendix A of the SPD standard. All unused entries will be coded as 00h. All unused bits in defined bytes will be coded as 0 except where noted. "Unused" includes reserved or TBD values. ### 1.1 Address map The following is the SPD address map for DDR2 SDRAM. It describes where the individual lookup table entries will be held in the serial EEPROM. | Byte Number | Function Described | Notes | |-------------|--------------------------------------------------------------|-------| | 0 | Number of Serial PD Bytes written during module production | 1 | | 1 | Total number of Bytes in Serial PD device | 2 | | 2 | Fundamental Memory Type (FPM, EDO, SDRAM, DDR, DDR2) | | | 3 | Number of Row Addresses on this assembly | | | 4 | Number of Column Addresses on this assembly | | | 5 | Number of DIMM Ranks | | | 6 | Data Width of this assembly | | | 7 | Reserved | | | 8 | Voltage Interface Level of this assembly | | | 9 | SDRAM Cycle time at Maximum Supported CAS Latency (CL), CL=X | 3 | | 10 | SDRAM Access from Clock | | | 11 | DIMM configuration type (Non-parity, Parity or ECC) | | | 12 | Refresh Rate/Type | 3, 4 | | 13 | Primary SDRAM Width | | | 14 | Error Checking SDRAM Width | | | 15 | Reserved | | | 16 | SDRAM Device Attributes: Burst Lengths Supported | | | 17 | SDRAM Device Attributes: Number of Banks on SDRAM Device | 3 | | 18 | SDRAM Device Attributes: CAS Latency | 3 | | 19 | DIMM Mechanical Characteristics | 3 | | 20 | DIMM Type Information | 3 | | 21 | SDRAM Module Attributes | | | 22 | SDRAM Device Attributes: General | 3 | | 23 | Minimum Clock Cycle at CLX-1 | 3 | | 24 | Maximum Data Access Time (tAC) from Clock at CLX-1 | 3 | | 25 | Minimum Clock Cycle at CLX-2 | 3 | | 26 | Maximum Data Access Time (tAC) from Clock at CLX-2 | 3 | | 27 | Minimum Row Precharge Time (tRP) | 3 | | 28 | Minimum Row Active to Row Active delay (tRRD) | 3 | | 29 | Minimum RAS to CAS delay (tRCD) | 3 | | Byte Number | Function Described | Notes | | | | | | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--| | 30 | Minimum Active to Precharge Time (tRAS) | 3 | | | | | | | 31 | Module Rank Density | | | | | | | | 32 | Address and Command Input Setup Time Before Clock (tlS) | 3 | | | | | | | 33 | Address and Command Input Hold Time After Clock (tlH) | 3 | | | | | | | 34 | Data Input Setup Time Before Strobe (tDS) | 3 | | | | | | | 35 | Data Input Hold Time After Strobe (tDH) | 3 | | | | | | | 36 | Write recovery time (tWR) | 3 | | | | | | | 37 | Internal write to read command delay (tWTR) | 3 | | | | | | | 38 | Internal read to precharge command delay (tRTP) | 3 | | | | | | | 39 | Memory Analysis Probe Characteristics | | | | | | | | 40 | Extension of Byte 41 tRC and Byte 42 tRFC | | | | | | | | 41 | SDRAM Device Minimum Active to Active/Refresh Time (tRC) | 3 | | | | | | | 42 | SDRAM Device Minimum Refresh to Active/Refresh Command Period (tRFC) | 3 | | | | | | | 43 | SDRAM Device Maximum device cycle time (tCKmax) | 3 | | | | | | | 44 | SDRAM Device maximum skew between DQS and DQ signals (tDQSQ) | 3 | | | | | | | 45 | SDRAM Device Maximum Read Data Hold Skew Factor (tQHS) | 3 | | | | | | | 46 | PLL Relock Time | | | | | | | | 47 | Bits 7:4: Tcasemax Delta (DRAM case temperature difference between maximum case temperature and baseline maximum case temperature), the baseline maximum case temperature is 85 °C. Bits 3:0: DT4R4W Delta (Case temperature rise difference between IDD4R/page open burst read and IDD4W/page open burst write operations). | | | | | | | | 48 | Thermal resistance of DRAM device package from top (case) to ambient (Psi T-A DRAM) at still air condition based on JESD51-2 standard. | 6, 10 | | | | | | | 49 | DT0/Tcase Mode Bits: Bits 7:2:Case temperature rise from ambient due to IDD0/activate-pre-<br>charge operation minus 2.8 <sup>0</sup> C offset temperature. Bit 1: Double Refresh mode bit. Bit 0: High<br>Temperature self-refresh rate support indication | 7, 8, 11 | | | | | | | 50 | DT2N/DT2Q: Case temperature rise from ambient due to IDD2N/precharge standby operation for UDIMM and due to IDD2Q/precharge quiet standby operation for RDIMM. | 7, 8, 11 | | | | | | | 51 | DT2P: Case temperature rise from ambient due to IDD2P/precharge power-down operation. | 7, 8, 11 | | | | | | | 52 | DT3N: Case temperature rise from ambient due to IDD3N/active standby operation. | 7, 8, 11 | | | | | | | 53 | DT3Pfast: Case temperature rise from ambient due to IDD3P Fast PDN Exit/active powerdown with Fast PDN Exit operation. | 7, 8, 11 | | | | | | | 54 | DT3Pslow: Case temperature rise from ambient due to IDD3P Slow PDN Exit/active power-down with Slow PDN Exit operation. | 7, 8, 11 | | | | | | | 55 | DT4R/Mode Bit: Bits 7:1: Case temperature rise from ambient due to IDD4R/page open burst read operation. Bit 0: Mode bit to specify if DT4W is greater or less than DT4R. | 7, 8, 11 | | | | | | | 56 | DT5B: Case temperature rise from ambient due to IDD5B/burst refresh operation. | 7, 8, 11 | | | | | | | 57 | DT7: Case temperature rise from ambient due to IDD7/bank interleave read mode operation. | 7, 8, 11 | | | | | | | 58 | Thermal resistance of PLL device package from top (case) to ambient (Psi T-A PLL) at still air condition based on JESD51-2 standard. | 6, 10 | | | | | | | 59 | Thermal resistance of register device package from top (case) to ambient (Psi T-A Register) at still air condition based on JESD51-2 standard. | 6, 10 | | | | | | | 60 | DT PLL Active: Case temperature rise from ambient due to PLL in active mode at VCC = 1.9 V, the PLL loading is the DIMM loading. | 9, 11 | | | | | | | Byte Number | Function Described | Notes | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 61 | DT Register Active/Mode Bit: Bits 7:1: Case temperature rise from ambient due to register in active mode at VCC = 1.9 V, the register loading is the RDIMM loading. Bit 0: mode bit to specify register data output toggle rate 50% or 100%. | 9, 11 | | 62 | SPD Revision | | | 63 | Checksum for Bytes 0-62 | | | 64-71 | Manufacturer's JEDEC ID Code | | | 72 | Module Manufacturing Location | 5 | | 73-90 | Module Part Number | 5 | | 91-92 | Module Revision Code | 5 | | 93-94 | Module Manufacturing Date | | | 95-98 | Module Serial Number | | | 99-127 | Manufacturer's Specific Data | 5 | | 128-255 | Open for customer use | | - 1. This will typically be programmed as 128 Bytes. - 2. This will typically be programmed as 256 Bytes. - 3. From Datasheet. - 4. High order bit is Self Refresh "flag". If set to "1", the assembly supports self refresh. - 5. These are optional, in accordance with the JEDEC spec. - 6. Refer to JESD51-3 "Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages" under JESD51-2 standard. - 7. DT parameter is derived as following: DTx = IDDx \* VDD \* Psi T-A, where IDDx definition is based on JEDEC DDR2 SDRAM Component Specification and at VDD = 1.9 V, it is the datasheet (worst case) value, and Psi T-A is the programmed value of Psi T-A (value in SPD Byte 48). Programmed temperature rise data (DTx) is based on the programmed value of Psi T-A (value in SPD byte 48). - 8. All DT parameters are defined for DDR2 DRAM densities up to 2 Gbit. 4 Gbit parameters will be defined later. - 9. DT parameters for PLL and register are derived as following: DTx = IDDx \* VDD \* Psi T-A, where IDDx definition is at VDD = 1.9 V and it is the active PLL or register power corresponding to its respective DIMM configuration loading. The IDDx is the worst case value. Psi T-A used to program DTx is the programmed value of Psi T-A (value in SPD byte 58 or byte 59). - 10. Rule for rounding off Psi T-A: Psi T-A shall be rounded such that it is nearest/closest to the true value of Psi T-A. - 11. Rule for rounding off DTx: DTx shall be rounded such that it is nearest/closest to the calculated value of DTx. ## 2.0 Details of each byte ### Byte 0: Number of Bytes Utilized by Module Manufacturer This field describes the total number of bytes used by the module manufacturer for the SPD data and any (optional) specific supplier information. The byte count includes the fields for all required and optional data. | Line # | Number SPD Bytes | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 3 | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 4 | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 5 | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | 6 | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | - | - | 1 | - | - | - | 1 | 1 | - | - | 1 | | - | - | 1 | - | - | - | 1 | 1 | - | - | 1 | | 128 | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | - | - | - | - | - | - | - | - | - | - | - | | - | - | - | - | - | - | - | - | - | - | - | | - | - | 1 | - | - | - | - | - | - | - | - | | 254 | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ### Byte 1: Total Number of Bytes in Serial PD Device This field describes the total size of the serial memory used to hold the Serial Presence Detect data. The following lookup table describes the possible serial memory densities (in bytes) along with the corresponding descriptor. | Line # | Serial Memory | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|---------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 2 Bytes | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 4 Bytes | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 3 | 8 Bytes | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 4 | 16 Bytes | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 5 | 32 Bytes | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | 6 | 64 Bytes | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | 7 | 128 Bytes | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | 8 | 256 Bytes | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 | | 9 | 512 Bytes | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 09 | | 10 | 1024 Bytes | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0A | | 11 | 2048 Bytes | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0B | | 12 | 4096 Bytes | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0C | | 13 | 8192 Bytes | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0D | | 14 | 16384 Bytes | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | | - | - | - | - | - | - | - | - | - | - | - | | - | - | - | - | (-) | - | - | - | - | - | - | | 254 | - | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | - | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## **Byte 2: Memory Type** This byte describes the fundamental memory type (or technology) implemented on the module. | Line # | Fundamental Memory Type | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|-------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Reserved | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | Standard FPM DRAM | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | EDO | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 3 | Pipelined Nibble | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 4 | SDRAM | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 5 | ROM | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | 6 | DDR SGRAM | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | 7 | DDR SDRAM | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | 8 | DDR2 SDRAM | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 | | - | - | - | - | - | - | - | - | - | - | - | | 253 | TBD | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | FD | | 254 | TBD | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | TBD | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## **Byte 3: Number of Row Addresses** This field describes the Row addressing on the module. bits 0-4 are used to represent the number of row addresses, bits 5-7 are reserved and must be coded as '0'. Examples of Byte 3 implementation include: | Number of Row<br>Addresses | Module Organization | Device Used | Byte 3 Contents | | | |----------------------------|---------------------|-------------|-----------------|--|--| | 13, RA0-RA12 | 32M x 64 | 32M x 16 | 0000 1101 | | | | 14, RA0-RA13 | 64M x 64 | 64M x 8 | 0000 1110 | | | | 16, RA0-RA15 | 512M x 64 | 512M x 8 | 0001 0000 | | | | Line # | Number of Row<br>Addresses | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|----------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 3 | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 4 | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 5 | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | 6 | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | 7 | 7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | 8 | 8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 80 | | 9 | 9 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 09 | | 10 | 10 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0A | | 11 | 11 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0B | | 12 | 12 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0C | | 13 | 13 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0D | | 14 | 14 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | | 15 | 15 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0F | | 16 | 16 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 10 | | - | - | - | - | - | - | - | - | - | - | - | | 31 | 31 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1F | | 32 | Undefined | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | - | - | - | - | - | - | - | - | - | - | - | | 255 | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | # **Byte 4: Number of Column Addresses** This field describes the Column addressing on the module. bit 0-3 are used to represent the number of column addresses, bit 4-7 are reserved and should be coded as '0' | Number of Column<br>Addresses | Module Organization | Device Used | Byte 4 Contents | | | |-------------------------------|---------------------|-------------|-----------------|--|--| | 10, CA0-CA9 | 32M x 64 | 32M x 16 | 0000 1010 | | | | 10, CA0-CA9 | 64M x 64 | 64M x 8 | 0000 1010 | | | | Line # | Number of Column<br>Addresses | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|-------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 3 | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 4 | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 5 | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | 6 | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | 7 | 7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | 8 | 8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 80 | | 9 | 9 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 09 | | 10 | 10 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0A | | 11 | 11 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0B | | 12 | 12 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0C | | 13 | 13 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0D | | 14 | 14 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | | 15 | 15 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0F | | - | - | - | - | - | - | - | - | - | - | - | | 254 | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 5: Module Attributes - Number of Ranks, Package and Height This field describes the number of ranks (Rank: any DRAMs connected to same physical $\overline{CS}$ ) and package on the SDRAM module, and module height. The number of logical banks for the SDRAM device is defined in Byte 17. | Bit 7 ~ Bit 5 | Bit 4 | Bit 3 | Bit 2 ~ Bit 0 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|-------------------------------------------------------------------------------------| | Module Height | DRAM Package | Card on Card | # of Ranks | | Bit[ 7, 6, 5]<br>000 = less than 25.4 mm<br>001 = 25.4 mm<br>010 = greater than 25.4 mm and less than 30 mm<br>011 = 30.0 mm<br>100 = 30.5 mm<br>101 = greater than 30.5 mm | 1 = stack<br>0 = planar | 1 = yes<br>0 = no | Bit [2, 1, 0]: 000 = 1 rank 001 = 2 ranks 010 = 3 ranks 011 = 4 ranks 111 = 8 ranks | # Byte 6: Module Data Width Byte 6 is used to designate the module's data width. For example: | Line # | Data Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |-------------|------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not defined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | - | - | - | - | - | - | - | - | - | - | - | | 32 | 32 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | 33 | 33 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 21 | | - | - | - | - | - | 1 | 1 | 1 | 1 | - | - | | 36 | 36 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 24 | | - | - | - | - | - | - | - | - | - | - | - | | 64 | 64 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 40 | | - | - | - | - | - | - | - | - | - | - | - | | 72 | 72 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 48 | | - | - | - | - | - | - | - | - | - | - | - | | 80 | 80 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 50 | | - | - | - | - | - | - | - | - | - | - | - | | 128 | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | - | - | - | - | - | - | - | - | - | - | - | | 144 | 144 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 90 | | - | - | - | - | - | - | - | - | - | - | - | | 254 | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | Byte 7: Reserved ## Byte 8: Voltage Interface Level of this assembly This field describes the module's voltage interface. | Line # | Interface Levels | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|--------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | TTL/5 V tolerant | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | LVTTL (not 5 V tolerant) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | HSTL 1.5 V | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 3 | SSTL 3.3 V | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 4 | SSTL 2.5 V | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 5 | SSTL 1.8 V | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | 6 | TBD | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | - | - | - | - | - | - | - | - | - | - | - | ### **Byte 9: SDRAM Cycle Time** This byte defines the minimum cycle time for the SDRAM module at the highest CAS Latency, CAS Latency=X, defined in byte 18. If other CAS latencies are supported, then the associated minimum cycle times are not related in this version of the SPD standard. Byte 9, Cycle time for CAS Latency=X, is split into two nibbles: the higher order nibble (bits 4-7) designates the cycle time to a granularity of 1 ns; the value presented by the lower order nibble (bits 0-3) has a granularity of 0.1 ns and is added to the value designated by the higher nibble. In addition, four lines of the lower order nibble are assigned to support +0.25, +0.33, +0.66 and +0.75. To indicate cycle time of 1.875 ns, 18h should be programmed. For example: | If bits 7:4 are | and bits 3:0 are | then the total time is: | |-----------------|------------------|-------------------------| | 0011 | 1101 | | | (3 ns) | + (0.75 ns) | = 3.75 ns | | Byte 9, SDRAM Cycle Time, Subfield A: Whole Nanoseconds (Bits 4-7) | | | | | | | | | | | | | |--------------------------------------------------------------------|------------|-------|-------|-------|-------|-------|-------|------------------|-------|-----|--|--| | Line # | Cycle Time | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | | | 1A | 1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | | | 2A | 2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | | | 3A | 3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | | | 4A | 4 ns | 0 | 1 | 0 | 0 | | | | | 4_ | | | | 5A | 5 ns | 0 | 1 | 0 | 1 | | | | | 5_ | | | | 6A | 6 ns | 0 | 1 | 1 | 0 | | | | _ | 6_ | | | | 7A | 7 ns | 0 | 1 | 1 | 1 | | 0 0 | | | 7_ | | | | 8A | 8 ns | 1 | 0 | 0 | 0 | | | ubfield<br>ble B | | 8_ | | | | 9A | 9 ns | 1 | 0 | 0 | 1 | | Tuk | ) C D | | 9_ | | | | 10A | 10 ns | 1 | 0 | 1 | 0 | • | | | | A_ | | | | 11A | 11 ns | 1 | 0 | 1 | 1 | | | | | B_ | | | | 12A | 12 ns | 1 | 1 | 0 | 0 | | | | | C_ | | | | 13A | 13 ns | 1 | 1 | 0 | 1 | | | | | D_ | | | | 14A | 14 ns | 1 | 1 | 1 | 0 | | | | | E_ | | | | 15A | 15 ns | 1 | 1 | 1 | 1 | | | | | F_ | | | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | | | Byte | 9, SDRAM | Cycle Tim | e Subfield | B: Tenths | of Nanose | conds (Bits | 6 0-3) | | | |--------|------------|----------|-----------|------------|-----------|-----------|-------------|--------|-------|-----| | Line # | Cycle Time | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | 1B | +0.1 ns | | | | | 0 | 0 | 0 | 1 | _1 | | 2B | +0.2 ns | | | | | 0 | 0 | 1 | 0 | _2 | | 3B | +0.3 ns | | | | | 0 | 0 | 1 | 1 | _3 | | 4B | +0.4 ns | | | | | 0 | 1 | 0 | 0 | _4 | | 5B | +0.5 ns | | See S | | | 0 | 1 | 0 | 1 | _5 | | 6B | +0.6 ns | | Tab | іе в | | 0 | 1 | 1 | 0 | _6 | | 7B | +0.7 ns | | | | 1 | 0 | 1 | 1 | 1 | _7 | | 8B | +0.8 ns | | | - | | 1 | 0 | 0 | 0 | _8 | | 9B | +0.9 ns | | | - | | 1 | 0 | 0 | 1 | _9 | | 10B | +0.25 ns | | | _ | | 1 | 0 | 1 | 0 | _A | | 11B | +0.33 ns | | | | | 1 | 0 | 1 | 1 | _B | | 12B | +0.66 ns | | | | | 1 | 1 | 0 | 0 | _C | | 13B | +0.75 ns | | | | | 1 | 1 | 0 | 1 | _D | | - | - | - | - | - | - | - | - | - | - | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 10: SDRAM Access from Clock (t<sub>AC</sub>) This byte defines the maximum clock to data out for the SDRAM module. This is the Clock to data out specification at the highest given $\overline{\text{CAS}}$ Latency specified in byte 18 of this SPD specification. If other $\overline{\text{CAS}}$ latencies are supported, then the associated Maximum Clock Access times are not related in this version of the SPD standard. The byte is split into two nibbles: the higher order nibble (bits 4-7) designate the access time to a granularity of 0.1 ns; the value presented by the lower order nibble (bits 0-3) has the granularity of 0.01 ns and is added to the value designated by the higher nibble. For example: | if bits 7:4 are | and bits 3:0 are | then the total time is: | |-----------------|------------------|-------------------------| | 0011 | 0101 | | | (0.3 ns) | + (0.05 ns) | = 0.35 ns | | | Byte 10: \$ | SDRAM Ac | cess from | Clock, Sul | ofield A: Te | nths of Na | noseconds | (Bits 4-7) | | | |--------|-------------------|----------|-----------|------------|--------------|------------|-----------|------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 0.1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 0.2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 0.3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 0.4 ns | 0 | 1 | 0 | 0 | | | | 7 | 4_ | | 5A | 0.5 ns | 0 | 1 | 0 | 1 | | See Su | bfield B | | 5_ | | 6A | 0.6 ns | 0 | 1 | 1 | 0 | | | | | 6_ | | 7A | 0.7 ns | 0 | 1 | 1 | 1 | | | | | 7_ | | 8A | 0.8 ns | 1 | 0 | 0 | 0 | | | | | 8_ | | 9A | 0.9 ns | 1 | 0 | 0 | 1 | | | | | 9_ | | 10A | RFU | 1 | 0 | 1 | 0 | | | | | A_ | | 11A | - | 1 | 0 | 1 | 1 | | | | | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | Byte 10: SD | RAM Acce | ss from Cl | ock Subfie | ld B: Hund | redths of N | Nanosecon | ds (Bits 0- | 3) | | |--------|-------------------|----------|------------|------------|------------|-------------|-----------|-------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | 1B | +0.01 ns | | | | | 0 | 0 | 0 | 1 | _1 | | 2B | +0.02 ns | | | | | 0 | 0 | 1 | 0 | _2 | | 3B | +0.03 ns | | | | | 0 | 0 | 1 | 1 | _3 | | 4B | +0.04 ns | Γ | | | 7 | 0 | 1 | 0 | 0 | _4 | | 5B | +0.05 ns | | S00 S1 | bfield A | | 0 | 1 | 0 | 1 | _5 | | 6B | +0.06 ns | | 366 30 | ibileiu A | | 0 | 1 | 1 | 0 | _6 | | 7B | +0.07 ns | L | _ | | J | 0 | 1 | 1 | 1 | _7 | | 8B | +0.08 ns | | | | | 1 | 0 | 0 | 0 | _8 | | 9B | +0.09 ns | | | | | 1 | 0 | 0 | 1 | _9 | | 10B | RFU | | | | | 1 | 0 | 1 | 0 | _A | | 11B | _ | - | - | - | - | - | - | - | - | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ### **Byte 11: DIMM Configuration Type** This byte describes the module's error detection and/or correction schemes on the data, address and command buses. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|------------------------|----------|-------------| | TBD | TBD | TBD | TBD | TBD | Address/Command Parity | Data ECC | Data Parity | | 0 | 0 | 0 | 0 | 0 | 1 or 0 | 1 or 0 | 1 or 0 | <sup>1 =</sup> Supported on this assembly, 0 = Not supported on this assembly. ### Byte 12: Refresh Rate This byte describes the module's refresh rate in microseconds. | Line # | Refresh Period | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Normal (15.625 μs) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | 1 | Reduced (.25x)3.9 μs | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 81 | | 2 | Reduced (.5x)7.8 μs | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 82 | | 3 | Extended (2x)31.3 μs | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 83 | | 4 | Extended (4x)62.5 μs | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 84 | | 5 | Extended (8x)125 μs | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 85 | | 6 | TBD | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 86 | | 7 | TBD | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 87 | | - | - | - | - | - | - | - | 1 | - | - | - | | - | - | - | - | - | - | - | - | - | - | _ | Note: Data ECC includes Data Parity, therefore modules with Data ECC shall encode bit 1 as 1 and bit 0 as 0. ### **Byte 13: Primary SDRAM Width** Bits 0-7 of this byte indicate the width of the primary data SDRAM. The primary SDRAM is that which is used for data; examples of primary (data) SDRAM widths are x4, x8, x16, and x32. Note that if the module is made with SDRAMs which provide for data and error checking, e.g. x9, x18, and x36, then it is also designated in this field. This table contains examples of SDRAM DIMM | Module<br>Width | Primary SDRAM<br>Width | Error Checking<br>SDRAM Width | Byte 13<br>Contents | |-----------------|------------------------|-------------------------------|---------------------| | x72 | x8 | x8 | 0000 1000 | | x72 | x16 | x16 | 0001 0000 | | Line # | SDRAM Data Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 3 | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 4 | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 5 | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | 6 | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | 7 | 7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | 8 | 8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 | | 9 | 9 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 09 | | 10 | 10 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0A | | 11 | 11 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0B | | 12 | 12 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0C | | 13 | 13 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0D | | 14 | 14 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | | 15 | 15 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0F | | - | - | - | - | - | - | - | - | - | - | - | | 254 | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ### **Byte 14: Error Checking SDRAM Width** If the module incorporates error checking and if the primary data SDRAM does not include these bits — i.e. there are separate error checking SDRAMs — then the error checking SDRAM's width is expressed in this byte. Bits 0-7 of this byte relate the error checking SDRAM's width. The following table contains examples of error checking SDRAM widths | Module<br>Width | Primary SDRAM<br>Width | Error Checking<br>SDRAM Width | Possible (512Mb<br>based) Module<br>Density | Byte 14<br>Contents | |-----------------|------------------------|-------------------------------|---------------------------------------------|---------------------| | x72 | x8 | x8 | 512 MB | 0000 1000 | | x72 | x16 | x16 | 256 MB | 0001 0000 | | Line # | Error Checking<br>SDRAM Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|-------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 3 | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 4 | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 5 | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | 6 | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | 7 | 7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | 8 | 8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 80 | | 9 | 9 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 09 | | 10 | 10 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0A | | 11 | 11 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0B | | 12 | 12 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0C | | 13 | 13 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0D | | 14 | 14 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | | 15 | 15 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0F | | - | - | - | - | - | - | - | - | - | - | - | | 254 | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | #### Byte 15: Reserved ### Byte 16: SDRAM Device Attributes - Burst Lengths Supported This byte describes which various programmable burst lengths are supported by the devices on the module. If the bit is "1", then that Burst Length is supported on the module; if the bit is "0", then that Burst Length is not supported by the module. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | |---------------|-------------------------------------------------------------------|-------|-------|---------------------|---------------------|-------|-------|--|--|--| | TBD | TBD | TBD | TBD | Burst Length<br>= 8 | Burst Length<br>= 4 | TBD | TBD | | | | | 0 | 0 | 0 | 0 | 1 or 0 | 1 or 0 | 0 | 0 | | | | | 1 = Supported | = Supported on this assembly, 0 = Not supported on this assembly. | | | | | | | | | | ### Byte 17: SDRAM Device Attributes - Number of Banks on SDRAM Device This byte details how many banks are on each SDRAM installed onto the module. | Line # | Number of Banks | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | - | - | - | - | - | - | - | - | - | - | 1 | | - | - | - | - | - | - | - | - | - | - | - | | 4 | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | - | - | - | - | - | - | - | - | - | - | - | | 8 | 8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 80 | | - | - | - | - | - | - | - | - | - | - | - | | 255 | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | # Byte 18: SDRAM Device Attributes – CAS Latency This byte describes which of the programmable $\overline{\text{CAS}}$ latencies are acceptable for the module. If the bit is "1", then that $\overline{\text{CAS}}$ latency is supported on the module; if the bit is "0", then that $\overline{\text{CAS}}$ latency is not supported by the module. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | |--------------------|-------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|-------|-------|--|--|--| | CAS Latency<br>= 7 | CAS Latency<br>= 6 | CAS Latency<br>= 5 | CAS Latency<br>= 4 | CAS Latency<br>= 3 | CAS Latency<br>= 2 | TBD | TBD | | | | | 1 or 0 | 1 or 0 | 1 or 0 | 1 or 0 | 1 or 0 | 1 or 0 | 0 | 0 | | | | | 1 = Supported | = Supported on this assembly: 0 = Not supported on this assembly. | | | | | | | | | | ### **Byte 19: DIMM Mechanical Characteristics** This byte identifies the DDR2 SDRAM memory module mechanical information. Each memory module type as specified in Byte 20 defines a unique encoding of thickness ranges in Byte 19. Module thickness is the maximum value including all finished assembly parts: devices, heat spreaders, or other mechanical components. | Tuno | | | Reserved | | | Mod | lule Thick | ness | |--------------------------------------|-------|-------|-----------|-------|-------|-------|------------|-------| | Туре | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Undefined / Not Specified | | | Decemined | | | 0 | 0 | 0 | | Thickness (See Indexed Tables below) | | | Reserved | | | Х | Х | х | Decoding of the module thickness field, based on module type: | Modu | le Thic | kness | RDIMM | UDIMM | SO-DIMM | Micro-DIMM | Mini-RDIMM | Mini-UDIMM | | |-------|---------|-------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|------| | Bit 2 | Bit 1 | Bit 0 | Byte 20<br>= 01 hex | Byte 20<br>= 02 hex | Byte 20<br>= 04 hex | Byte 20<br>= 08 hex | Byte 20<br>= 10 hex | Byte 20<br>= 20 hex | Unit | | 0 | 0 | 0 | | | Undefined / N | lot specified | | | mm | | 0 | 0 | 1 | x ≤ 4.10 | x ≤ 4.10 | x ≤ 3.80 | x ≤ 3.80 | x ≤ 3.85 | x ≤ 3.85 | mm | | 0 | 1 | 0 | $4.10 < x \le 6.75$ | $4.10 < x \le 6.75$ | $3.80 < x \le TBD$ | $3.80 < x \le TBD$ | $3.85 < x \le 6.45$ | $3.85 < x \le 6.45$ | mm | | 0 | 1 | 1 | $6.75 < x \le 7.55$ | $6.75 < x \le 7.55$ | $TBD < x \le TBD$ | $TBD < x \le TBD$ | $6.45 < x \le 7.25$ | $6.45 < x \le 7.25$ | mm | | 1 | 0 | 0 | 7.55 < x | 7.55 < x | TBD < x | TBD < x | 7.25 < x | 7.25 < x | mm | | 1 | 0 | 1 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | mm | | 1 | 1 | 0 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | mm | | 1 | 1 | 1 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | mm | | Modu | le Thic | kness | 72b-SO-RDIMM | 72b-SO-CDIMM | | |-------|---------|-------|---------------------|---------------------|------| | Bit 2 | Bit 1 | Bit 0 | Byte 20<br>= 07 hex | Byte 20<br>= 06 hex | Unit | | 0 | 0 | 0 | Undefined / | Not specified | mm | | 0 | 0 | 1 | x ≤ 3.80 | x ≤ 3.80 | mm | | 0 | 1 | 0 | $3.80 < x \le 7.10$ | $3.80 < x \le 7.10$ | mm | | 0 | 1 | 1 | 7.10 < x | 7.10 < x | mm | | 1 | 0 | 0 | Reserved | Reserved | mm | | 1 | 0 | 1 | Reserved | Reserved | mm | | 1 | 1 | 0 | Reserved | Reserved | mm | | 1 | 1 | 1 | Reserved | Reserved | mm | #### Byte 20: DIMM type information This byte identifies the DDR2 SDRAM memory module type. Each module type specified in Byte 20 defines a unique index for module thicknesses specified in Byte 19, which may be used in conjunction with thermal specifications in Bytes 21 and 47 - 61 to adjust system operating conditions based on installed modules. | Tuna | Res | erved | | | Modu | ıle Type | | | Hex | |----------------------------------------|-------|-------|-------|-------|----------|---------------|------------|-------|-----| | Туре | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | пех | | Undefined / Not specified | | | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | RDIMM<br>(width = 133.35 mm nom) | | | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | UDIMM<br>(width = 1333.35 mm nom) | | | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | SO-DIMM<br>(width = 67.60 mm nom) | | | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 72b-SO-CDIMM<br>(width = 67.60 mm nom) | | | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | 72b-SO-RDIMM<br>(width = 67.60 mm nom) | Res | erved | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | Micro-DIMM<br>(width = 54.00 mm nom) | | | 0 | 0 | 1 | 0 | 0 | 0 | 08 | | Mini-RDIMM<br>(width = 82.00 mm nom) | | | 0 | 1 | 0 | 0 | 0 | 0 | 10 | | Mini-UDIMM<br>(width = 82.00 mm nom) | | | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | _ | | | | | | | | | | | | | | | | | | | | | | Reserved | | | | | All othe | r encodings c | f bits 0:5 | | | #### Definitions: RDIMM: Registered Dual In-Line Memory Module UDIMM: Unbuffered Dual In-Line Memory Module SO-DIMM: Small Outline Dual In-Line Memory Module 72b-SO-CDIMM: Clocked SO-DIMM with 72-bit data bus 72b-SO-RDIMM: Registered SO-DIMM with 72-bit data bus Micro-DIMM: Micro Dual In-Line Memory Module Mini-RDIMM: Mini Registered Dual In-Line Memory Module Mini-UDIMM: Mini Unbuffered Dual In-Line Memory Module ### **Byte 21: SDRAM Modules Attributes** This byte depicts various aspects of the module. It details various unrelated but critical elements pertinent to the module. A given module characteristic is detailed in the designated bit. Bit 1:0 defines the number of active registers on the DIMM, the active register is defined as being in active mode with clock running within spec and OE enabled. If two registers do not have a common select S inputs, only one is considered active. Bit 3:2 defines the number of PLLs on the DIMM. Please refer to Byte 20 for DIMM type information. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit [3:2] | Bit [1:0] | |-------|---------------------------|-------|----------------------------------|------------------------------------------------------------|---------------------------------------------| | TBD | Analysis probe installed* | TBD | FET Switch<br>External<br>Enable | Number of PLLs on the DIMM | Number of Active Registers<br>on the DIMM** | | 0 | 1 or 0 | 0 | 1 or 0 | 00 : 0<br>01 : 1<br>10 : 2<br>11 : Reserved for future use | 00 : 1<br>01 : 2<br>10 : 3<br>11 : 4 | <sup>1 =</sup> Included on this assembly; 0 = Not included on this assembly. #### Byte 22: SDRAM Device Attributes – General This byte depicts various aspects of the SDRAMs on the module. It details various unrelated but critical elements pertinent to the SDRAMs. A given SDRAM characteristic is detailed in the designated bit; if the aspect is TRUE, then the bit is "1". Conversely, if the aspect is FALSE, the designated bit is "0". | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-----------------------------------------------|---------------------|-------------------------| | TBD | TBD | TBD | TBD | TBD | Supports PASR<br>(Partial Array Self Refresh) | Supports 50 ohm ODT | Supports<br>Weak Driver | | 0 | 0 | 0 | 0 | 0 | 1 or 0 | 1 or 0 | 1 or 0 | <sup>\*</sup> All normal DIMMs will set bit 6 to 0. If bit 6 is set to a 1 this indicates that a memory bus analysis probe is installed in the slot. The BIOS should ensure that Address and Command bus clocks remain turned for that slot and byte 39 may be optionally consulted to determine probe characteristics <sup>\*\*</sup> Bits 1:0 are only applicable if Byte 20 [Bit0 or Bit4] are set to 1. If Byte 20 [Bit0 and Bit4] are both set to 0, then Byte 21 Bit[1:0] are "don't care", and recommended content in this case is "00". ## Byte 23: Minimum Clock Cycle Time at Reduced CAS Latency, X-1 The highest $\overline{CAS}$ latency identified in byte 18 is X and the timing values associated with $\overline{CAS}$ latency 'X' are found at byte locations 9 and 10. Byte 23 denotes the minimum cycle time at $\overline{CAS}$ latency X- 1. For example, if byte 18 denotes $\overline{\text{CAS}}$ latencies of 3 to 4, then X is 4 and X-1 is 3. Byte 23 then denotes the minimum cycle time at $\overline{\text{CAS}}$ latency 3. Byte 23 is split into two nibbles: the higher order nibble (bits 4-7) designate the cycle time to a granularity of 1ns; the value presented by the lower order nibble (bits 0-3) has a granularity of 0.1 ns and is added to the value designated by the higher nibble. In addition, four lines of the lower order nibble are assigned to support +0.25, +0.33, +0.66 and +0.75. To indicate cycle time of 1.875 ns, 18h should be programmed. For example: | if bits 7:4 are | and bits 3:0 are | then the total time is | |-----------------|------------------|------------------------| | 0011 | 1101 | | | (3 ns) | + (0.75 ns) | =3.75 ns | | | Byte 23, SDRAM Min | imum Cycl | e Time @ | CL X-1, S | ubfield A: | Whole Na | anosecon | ds (Bits 4- | 7) | | |--------|--------------------|-----------|----------|-----------|------------|----------|----------|-------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 1 ns/16 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 2 ns/17 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 4 ns | 0 | 1 | 0 | 0 | | | | | 4_ | | 5A | 5 ns | 0 | 1 | 0 | 1 | | | | | 5_ | | 6A | 6 ns | 0 | 1 | 1 | 0 | _ | | | _ | 6_ | | 7A | 7 ns | 0 | 1 | _1 | 1 | | | | | 7_ | | 8A | 8 ns | 1 | 0 | 0 | 0 | | See Su | ıbfield B | | 8_ | | 9A | 9 ns | 1 | 0 | 0 | 1 | | | | | 9_ | | 10A | 10 ns | 1 | 0 | 1 | 0 | | | | | A_ | | 11A | 11 ns | 1 | 0 | 1 | 1 | | | | | B_ | | 12A | 12 ns | 1 | 1 | 0 | 0 | | | | | C_ | | 13A | 13 ns | 1 | 1 | 0 | 1 | | | | | D_ | | 14A | 14 ns | 1 | 1 | 1 | 0 | | | | | E_ | | 15A | 15 ns | 1 | 1 | 1 | 1 | | | | | F_ | | | Byte 23, SDRAM Mini | mum Cycle | Time @ C | L X-1, Sul | ofield B: T | enths of I | Nanoseco | nds (Bits | 0-3) | | |--------|---------------------|-----------|----------|------------|-------------|------------|----------|-----------|-------|--| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | | | 1B | +0.1 ns | | | | | 0 | 0 | 0 | 1 | | | 2B | +0.2 ns | | | | | 0 | 0 | 1 | 0 | | | 3B | +0.3 ns | | | | | 0 | 0 | 1 | 1 | | | 4B | +0.4 ns | | | | | 0 | 1 | 0 | 0 | | | 5B | +0.5 ns | | | | _ | 0 | 1 | 0 | 1 | | | 6B | +0.6 ns | | | | | 0 | 1 | 1 | 0 | | | 7B | +0.7 ns | | See Su | ubfield A | | 0 | 1 | 1 | 1 | | | 8B | +0.8 ns | | | | | 1 | 0 | 0 | 0 | | | 9B | +0.9 ns | | | | | 1 | 0 | 0 | 1 | | | 10B | +0.25 ns | | | | | 1 | 0 | 1 | 0 | | | 11B | +0.33 ns | | | | | 1 | 0 | 1 | 1 | | | 12B | +0.66 ns | | | | | 1 | 1 | 0 | 0 | | | 13B | +0.75 ns | | | | | 1 | 1 | 0 | 1 | | | - | ÷ | | | | | | | - | | | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | ### Byte 24: Maximum Data Access Time (t<sub>AC</sub>) from Clock at CL X-1 The highest $\overline{\text{CAS}}$ latency identified in byte 18 is X. Byte 23 denotes the maximum access time from Clock at $\overline{\text{CAS}}$ latency X- 1. For example, if byte 18 denotes supported $\overline{CAS}$ latencies of 3 to 4, then X is 4 and X-1 is 3. Byte 24 then denotes the maximum clock access time from CK at $\overline{CAS}$ latency 3. Byte 24 is split into two nibbles: the higher order nibble (bits 4-7) designate the access time to a granularity of 0.1ns; the value presented by the lower order nibble (bits 0-3) has the granularity of 0.01 ns and is added to the value designated by the higher nibble. For example: | if bits 7:4 are | and bits 3:0 are | then the total time is: | |-----------------|------------------|-------------------------| | 0011 | 0101 | | | (0.3 ns) | + (0.05 ns) | = 0.35 ns | | | Byte 24: SDF | RAM Acces | s from Clo | ock @ X-1, | Subfield A | Tenths of | Nanoseco | nds (Bits 4 | -7) | | |--------|-------------------|-----------|------------|------------|------------|-----------|----------|-------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 0.1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 0.2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 0.3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 0.4 ns | 0 | 1 | 0 | 0 | | | | 1 | 4_ | | 5A | 0.5 ns | 0 | 1 | 0 | 1 | | See Su | bfield B | | 5_ | | 6A | 0.6 ns | 0 | 1 | 1 | 0 | | | | | 6_ | | 7A | 0.7 ns | 0 | 1 | 1 | 1 | | | | J | 7_ | | 8A | 0.8 ns | 1 | 0 | 0 | 0 | | | | | 8 | | 9A | 0.9 ns | 1 | 0 | 0 | 1 | | | | | 9 | | 10A | RFU | 1 | 0 | 1 | 0 | | | | | A_ | | 11A | - | 1 | 0 | 1 | 1 | | | | | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | Byte 24: SDRA | M Access | from Clock | @ X-1, Su | bfield B: H | undredths | of Nanose | conds (Bits | s 0-3) | | |--------|-------------------|----------|------------|-----------|-------------|-----------|-----------|-------------|--------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | 1B | +0.01 ns | | | | | 0 | 0 | 0 | 1 | _1 | | 2B | +0.02 ns | | | | | 0 | 0 | 1 | 0 | _2 | | 3B | +0.03 ns | | | | | 0 | 0 | 1 | 1 | _3 | | 4B | +0.04 ns | | | | | 0 | 1 | 0 | 0 | _4 | | 5B | +0.05 ns | | Saa Si | ıbfield A | | 0 | 1 | 0 | 1 | _5 | | 6B | +0.06 ns | | 366 30 | ibileiu A | | 0 | 1 | 1 | 0 | _6 | | 7B | +0.07 ns | L | | | _ | 0 | 1 | 1 | 1 | _7 | | 8B | +0.08 ns | | | | | 1 | 0 | 0 | 0 | _8 | | 9B | +0.09 ns | | | | | 1 | 0 | 0 | 1 | _9 | | 10B | RFU | | | | | 1 | 0 | 1 | 0 | _A | | 11B | _ | - | - | - | - | - | - | - | - | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ### Byte 25: Minimum Clock Cycle Time at CL X-2 The highest $\overline{\text{CAS}}$ latency identified in byte 18 is X. Byte 25 denotes the minimum cycle time at $\overline{\text{CAS}}$ latency X-2. For example, if byte 18 denotes $\overline{CAS}$ latencies of 3 to 5, then X is 5 and X-2 is 3. Byte 25 then denotes the minimum cycle time at $\overline{CAS}$ latency 3. Byte 25 is split into two nibbles: the higher order nibble (bits 4-7) designates the cycle time to a granularity of 1ns; the value presented by the lower order nibble (bits 0-3) has a granularity of 0.1 ns and is added to the value designated by the higher order nibble. In addition, four lines of the lower order nibble are assigned to support +0.25, +0.33, +0.66 and +0.75. To indicate cycle time of 1.875 ns, 18h should be programmed. For example: | if bits 7:4 are | and bits 3:0 are | then the total time is | |-----------------|------------------|------------------------| | 0011 | 1101 | | | (3 ns) | + (0.75 ns) | = 3.75 ns | | | Byte 25, SDRAM Min | imum Cycl | e Time @ | CL X-2, S | ubfield A: | Whole No | anosecono | ds (Bits 4- | 7) | | |--------|--------------------|-----------|----------|-----------|------------|----------|-----------|-------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 1 ns/16 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 2 ns/17 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 4 ns | 0 | 1 | 0 | 0 | | | | | 4_ | | 5A | 5 ns | 0 | 1 | 0 | 1 | | | | _ | 5_ | | 6A | 6 ns | 0 | 1 | 1 | 0 | | | | | 6_ | | 7A | 7 ns | 0 | 1 | 1 | 1 | | See Su | ıbfield B | | 7_ | | 8A | 8 ns | 1 | 0 | 0 | 0 | L | | | _ | 8_ | | 9A | 9 ns | 1 | 0 | 0 | 1 | | | | | 9_ | | 10A | 10 ns | 1 | 0 | 1 | 0 | | | | | A_ | | 11A | 11 ns | 1 | 0 | 1 | 1 | | | | | B_ | | 12A | 12 ns | 1 | 1 | 0 | 0 | | | | | C_ | | 13A | 13 ns | 1 | 1 | 0 | 1 | | | | | D_ | | 14A | 14 ns | 1 | 1 | 1 | 0 | | | | | E_ | | 15A | 15 ns | 1 | 1 | 1 | 1 | | | | | F_ | | | Byte 25, SDRAM Minimum Cycle Time @ CL X-2, Subfield B: Tenths of Nanoseconds (Bits 0-3) | | | | | | | | | | | | |--------|------------------------------------------------------------------------------------------|-------|--------|-----------|-------|-------|-------|-------|-------|-----|--|--| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | | | 1B | +0.1 ns | | | | | 0 | 0 | 0 | 1 | _1 | | | | 2B | +0.2 ns | | | | | 0 | 0 | 1 | 0 | _2 | | | | 3B | +0.3 ns | | | | | 0 | 0 | 1 | 1 | _3 | | | | 4B | +0.4 ns | | | | | 0 | 1 | 0 | 0 | _4 | | | | 5B | +0.5 ns | | | | _ | 0 | 1 | 0 | 1 | _5 | | | | 6B | +0.6 ns | | | | | 0 | 1 | 1 | 0 | _6 | | | | 7B | +0.7 ns | | See Su | ıbfield A | | 0 | 1 | 1 | 1 | _7 | | | | 8B | +0.8 ns | | | | | 1 | 0 | 0 | 0 | _8 | | | | 9B | +0.9 ns | | | | _ | 1 | 0 | 0 | 1 | _9 | | | | 10B | +0.25 ns | | | | | 1 | 0 | 1 | 0 | _A | | | | 11B | +0.33 ns | | | | | 1 | 0 | 1 | 1 | _B | | | | 12B | +0.66 ns | | | | | 1 | 1 | 0 | 0 | _C | | | | 13B | +0.75 ns | | | | | 1 | 1 | 0 | 1 | _D | | | | - | • | - | | | | | | | - | | | | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | ### Byte 26: Maximum Data Access Time (t<sub>AC</sub>) from Clock at CL X-2 The highest CAS latency identified in byte 18 is X. Byte 26 denotes the maximum access time from Clock at CAS latency X-2. For example, if byte 18 denotes supported $\overline{CAS}$ latencies of 3 to 5, then X is 5 and X-2 is 3. Byte 26 then denotes the maximum data access time from CK at $\overline{CAS}$ latency 3. Byte 26 is split into two nibbles: the higher order nibble (bits 4-7) designate the access time to a granularity of 0.1 ns; the value presented by the lower order nibble (bits 0-3) has the granularity of 0.01 ns and is added to the value designated by the higher nibble. For example: | if bits 7:4 are | and bits 3:0 are | then the total time is: | |-----------------|------------------|-------------------------| | 0011 | 0101 | | | (0.3 ns) | + (0.05 ns) | = 0.35 ns | | | Byte 26: SDRAI | M Access 1 | rom Clock | @ CL = X- | 2, Subfield | A: Tenths | of Nanose | conds (Bits | s 4-7) | | |--------|-------------------|------------|-----------|-----------|-------------|-----------|-----------|-------------|--------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 0.1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 0.2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 0.3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 0.4 ns | 0 | 1 | 0 | 0 | | | | 7 | 4_ | | 5A | 0.5 ns | 0 | 1 | 0 | 1 | | See Su | bfield B | | 5_ | | 6A | 0.6 ns | 0 | 1 | 1 | 0 | | | | | 6_ | | 7A | 0.7 ns | 0 | 1 | 1 | 1 | L | | | J | 7_ | | A8 | 0.8 ns | 1 | 0 | 0 | 0 | | | | | 8_ | | 9A | 0.9 ns | 1 | 0 | 0 | 1 | | | | | 9_ | | 10A | RFU | 1 | 0 | 1 | 0 | | | | | A_ | | 11A | - | 1 | 0 | 1 | 1 | | | | | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | Byte 26: SDRAM Access from Clock @ CL = X-2, Subfield B: Hundredths of Nanoseconds (Bits 0-3) | | | | | | | | | | | | | | |--------|-----------------------------------------------------------------------------------------------|-------|--------|-----------|-------|-------|-------|-------|-------|-----|--|--|--|--| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | | | | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | | | | | 1B | +0.01 ns | | | | | 0 | 0 | 0 | 1 | _1 | | | | | | 2B | +0.02 ns | | | | | 0 | 0 | 1 | 0 | _2 | | | | | | 3B | +0.03 ns | | | | | 0 | 0 | 1 | 1 | _3 | | | | | | 4B | +0.04 ns | i | | | 1 | 0 | 1 | 0 | 0 | _4 | | | | | | 5B | +0.05 ns | | S00 S1 | bfield A | | 0 | 1 | 0 | 1 | _5 | | | | | | 6B | +0.06 ns | | 366 30 | ibileiu A | | 0 | 1 | 1 | 0 | _6 | | | | | | 7B | +0.07 ns | L | | | J | 0 | 1 | 1 | 1 | _7 | | | | | | 8B | +0.08 ns | | | | | 1 | 0 | 0 | 0 | _8 | | | | | | 9B | +0.09 ns | | | | | 1 | 0 | 0 | 1 | _9 | | | | | | 10B | RFU | | | | | 1 | 0 | 1 | 0 | _A | | | | | | 11B | _ | - | - | - | - | - | - | - | - | - | | | | | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | | | ### Byte 27: Minimum Row Precharge Time (t<sub>RP</sub>) Byte 27 is used to designate the module's minimum Row Precharge time. Byte 27 is split into two pieces: the higher order bits (bits 2-7) designate the time to a granularity of 1 ns; the value presented by the lower order bits (bits 0-1) has a granularity of 0.25 ns and is added to the value designated by the higher bits. To indicate 13.125 ns time for DDR2-1066 7-7-7 speed bin, it should be programmed as 34h. For example: | if bits 7:2 are | and bits 1:0 are | then the total time is | |-------------------|------------------|------------------------| | 001111<br>(15 ns) | 00<br>+(0.0 ns) | = 15.0 ns | | 010010<br>(18 ns) | 11<br>+(0.75 ns) | = 18.75 ns | | Byte 27, SI | DRAM Minim | num t <sub>RP</sub> Tim | ne, Subfield | A: Whole N | anosecond | s (Bits 2-7) | | | |-------------|------------|-------------------------|--------------|------------|-----------|--------------|---------|----------| | Nanoseconds | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | | | 1 ns | 0 | 0 | 0 | 0 | 0 | 1 | | | | 2 ns | 0 | 0 | 0 | 0 | 1 | 0 | | | | 3 ns | 0 | 0 | 0 | 0 | 1 | 1 | | | | 4 ns | 0 | 0 | 0 | 1 | 0 | 0 | | | | 5 ns | 0 | 0 | 0 | 1 | 0 | 1 | | | | 6 ns | 0 | 0 | 0 | 1 | 1 | 0 | | | | 7 ns | 0 | 0 | 0 | 1 | 1 | 1 | See Sul | ofield B | | 8 ns | 0 | 0 | 1 | 0 | 0 | 0 | Occ ou | oncid B | | 9 ns | 0 | 0 | 1 | 0 | 0 | 1 | | | | 10 ns | 0 | 0 | 1 | 0 | 1 | 0 | | | | : | : | : | : | : | : | : | | | | : | : | : | : | : | : | : | | | | 61 ns | 1 | 1 | 1 | 1 | 0 | 1 | | | | 62 ns | 1 | 1 | 1 | 1 | 1 | 0 | | | | 63 ns | 1 | 1 | 1 | 1 | 1 | 1 | | | | Byte 27, SDR | Byte 27, SDRAM Minimum t <sub>RP</sub> Time, Subfield B: Quarters of Nanoseconds (Bits 0-1) | | | | | | | | | | | | |-------------------|---------------------------------------------------------------------------------------------|-------|-------|-------|--|--|---|---|--|--|--|--| | Access from Clock | Bit 7 | Bit 6 | Bit 1 | Bit 0 | | | | | | | | | | +0 ns | | | | | | | 0 | 0 | | | | | | +0.25 ns | | | | | | | 0 | 1 | | | | | | +0.50 ns | See Subfield A | | | | | | | 0 | | | | | | +0.75 ns | | | | | | | 1 | 1 | | | | | ### Byte 28: Minimum Row Active to Row Active Delay (t<sub>RRD</sub>) This field describes the minimum required delay between different row activations. Byte 28 is split into two pieces: the higher order bits (bits 2-7) designate the time to a granularity of 1 ns; the value presented by the lower order bits (bits 0-1) has a granularity of 0.25 ns and is added to the value designated by the higher bits. For example: | if bits 7:2 are | and bits 1:0 are | then the total time is | | | |-------------------|------------------|------------------------|--|--| | 000111<br>(7 ns) | 10<br>+(0.5 ns) | = 7.5 ns | | | | 001010<br>(10 ns) | 00<br>+(0.0 ns) | = 10 ns | | | | Byte 28 | , SDRAM Minim | um t <sub>RRD</sub> Tiı | me, Subfield | A: Whole I | Nanosecono | ds (Bits 2-7) | | | |-------------|---------------|-------------------------|--------------|------------|------------|---------------|--------|----------| | Nanoseconds | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | | | 1 ns | 0 | 0 | 0 | 0 | 0 | 1 | | | | 2 ns | 0 | 0 | 0 | 0 | 1 | 0 | | | | 3 ns | 0 | 0 | 0 | 0 | 1 | 1 | | | | 4 ns | 0 | 0 | 0 | 1 | 0 | 0 | | | | 5 ns | 0 | 0 | 0 | 1 | 0 | 1 | | | | 6 ns | 0 | 0 | 0 | 1 | 1 | 0 | | | | 7 ns | 0 | 0 | 0 | 1 | 1 | 1 | See Su | bfield B | | 8 ns | 0 | 0 | 1 | 0 | 0 | 0 | | DIICIG D | | 9 ns | 0 | 0 | 1 | 0 | 0 | 1 | | | | 10 ns | 0 | 0 | 1 | 0 | 1 | 0 | | | | : | : | : | : | : | : | : | | | | : | : | : | : | : | : | : | | | | 61 ns | 1 | 1 | 1 | 1 | 0 | 1 | | | | 62 ns | 1 | 1 | 1 | 1 | 1 | 0 | | | | 63 ns | 1 | 1 | 1 | 1 | 1 | 1 | | | | Byte 28, SDI | Byte 28, SDRAM Minimum t <sub>RRD</sub> Time, Subfield B: Quarters of Nanoseconds (Bits 0-1) | | | | | | | | | | | |-------------------|----------------------------------------------------------------------------------------------|----------------|-------|-------|-------|-------|-------|-------|--|--|--| | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | +0 ns | | | | | | | 0 | 0 | | | | | +0.25 ns | | | | | Ī | | 0 | 1 | | | | | +0.50 ns | | See Subfield A | | | | | | | | | | | +0.75 ns | | | | | | | 1 | 1 | | | | # Byte 29: Minimum RAS to CAS Delay (t<sub>RCD</sub>) This byte describes the minimum delay required between assertions of $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to the same bank. Byte 29 is split into two pieces: the higher order bits (bits 2-7) designate the time to a granularity of 1 ns; the value presented by the lower order bits (bits 0-1) has a granularity of 0.25 ns and is added to the value designated by the higher bits. To indicate 13.125 ns time for DDR2-1066 7-7-7 speed bin, it should be programmed as 34h. For example: | if bits 7:2 are | and bits 1:0 are | then the total time is | | | |-------------------|------------------|------------------------|--|--| | 001111<br>(15 ns) | 00<br>+(0.0 ns) | = 15.0 ns | | | | 010010<br>(18 ns) | 11<br>+(0.75 ns) | = 18.75 ns | | | | Byte 29, | SDRAM Minim | um t <sub>RCD</sub> Ti | me, Subfield | d A: Whole I | Nanosecono | ds (Bits 2-7) | | | |-------------|-------------|------------------------|--------------|--------------|------------|---------------|--------|----------| | Nanoseconds | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | | | 1 ns | 0 | 0 | 0 | 0 | 0 | 1 | | | | 2 ns | 0 | 0 | 0 | 0 | 1 | 0 | | | | 3 ns | 0 | 0 | 0 | 0 | 1 | 1 | | | | 4 ns | 0 | 0 | 0 | 1 | 0 | 0 | | | | 5 ns | 0 | 0 | 0 | 1 | 0 | 1 | | | | 6 ns | 0 | 0 | 0 | 1 | 1 | 0 | | 1 | | 7 ns | 0 | 0 | 0 | 1 | 1 | 1 | See Su | bfield B | | 8 ns | 0 | 0 | 1 | 0 | 0 | 0 | | DIICIG D | | 9 ns | 0 | 0 | 1 | 0 | 0 | 1 | | | | 10 ns | 0 | 0 | 1 | 0 | 1 | 0 | | | | : | : | : | : | : | : | : | | | | : | : | : | : | : | : | : | | | | 61 ns | 1 | 1 | 1 | 1 | 0 | 1 | | | | 62 ns | 1 | 1 | 1 | 1 | 1 | 0 | | | | 63 ns | 1 | 1 | 1 | 1 | 1 | 1 | | | | Byte 29, SDRA | Byte 29, SDRAM Minimum t <sub>RCD</sub> Time, Subfield B: Quarters of Nanoseconds (Bits 0-1) | | | | | | | | | | | | |-------------------|----------------------------------------------------------------------------------------------|-------|-------|----------|--|--|---|---|--|--|--|--| | Access from Clock | Bit 7 | Bit 6 | Bit 1 | Bit 0 | | | | | | | | | | +0 ns | | | | | | | 0 | 0 | | | | | | +0.25 ns | | | | bfield A | | | 0 | 1 | | | | | | +0.50 ns | | 1 | 0 | | | | | | | | | | | +0.75 ns | | | | | | | 1 | 1 | | | | | # Byte 30: Minimum Active to Precharge Time ( $t_{RAS}$ ) This byte identifies the minimum active to precharge time. | Minimum Active to<br>Precharge Time (ns) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | ě | | - | - | - | - | - | | - | - | | • | | - | ÷ | | - | - | | | | | 25 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 19 | | 26 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1A | | 27 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1B | | 28 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1C | | 29 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1D | | 30 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | 31 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1F | | 32 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | 33 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 21 | | 34 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 22 | | 35 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 23 | | 36 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 24 | | • | | • | - | | - | | • | • | | | • | | • | - | - | - | | • | • | | | 127 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 7F | | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | · | | • | - | • | | | | • | | | · | | • | - | • | | | | • | | | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ### **Byte 31: Module Rank Density** This byte describes the density of each physical rank on the SDRAM DIMM. This byte will have only one bit set to "1" to represent per rank density. If there are more than one physical rank on the module (as represented in byte 5), then total density can be calculated by multiplying rank density in this field by number ranks described in byte 5. | Density of Physical Rank | Byte 31 Contents | | | | | |--------------------------|------------------|--|--|--|--| | 512MB | 1000 0000 | | | | | | 256MB | 0100 0000 | | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | |---------------------------------|---------------------------------------------------------------------|--------|-------|-------|-------|-------|-------|--|--|--| | 512 MB | 256 MB | 128 MB | 16 GB | 8 GB | 4 GB | 2 GB | 1 GB | | | | | 0/1 0/1 0/1 0/1 0/1 0/1 0/1 0/1 | | | | | | | | | | | | 1 = Supported o | 1 = Supported on this assembly; 0 = Not supported on this assembly. | | | | | | | | | | ### Byte 32: Address and Command Setup Time Before Clock (tlS) This field describes the input setup time before the rising edge of the clock. The byte is broken into two nibbles: the higher order nibble (bits 4-7) designate the access time to a granularity of 0.1 ns; the value presented by the lower order nibble (bits 0-3) has the granularity of 0.01 ns and is added to the value designated by the higher nibble. Spec numbers that are in fractions of 0.01 ns will be rounded down (e.g. if the spec number is 375 ps, then 0.37 [ns] will be programmed in this field). Setup and hold time numbers are to be interpreted exactly as they are defined in JESD79-2 (Release 2). | if bits 7:4 are | and bits 3:0 are | then the total time is: | | | |------------------|---------------------|-------------------------|--|--| | 1011<br>(1.1 ns) | 0000<br>+ (0 ns) | = 1.1 ns | | | | 1100<br>(1.2 ns) | 0101<br>+ (0.05 ns) | = 1.25 ns | | | | | Byte 32: SDI | RAM Setup | Time Befo | re Clock, S | Subfield A: | Tenths of | Nanoseco | nds (Bits 4- | -7) | | |--------|-------------------|-----------|-----------|-------------|-------------|-----------|----------|--------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 0.1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 0.2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 0.3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 0.4 ns | 0 | 1 | 0 | 0 | Ī | | | 7 | 4_ | | 5A | 0.5 ns | 0 | 1 | 0 | 1 | | See Su | bfield B | | 5_ | | 6A | 0.6 ns | 0 | 1 | 1 | 0 | | | | | 6_ | | 7A | 0.7 ns | 0 | 1 | 1 | 1 | L | | | | 7_ | | 8A | 0.8 ns | 1 | 0 | 0 | 0 | | | | | 8_ | | 9A | 0.9 ns | 1 | 0 | 0 | 1 | | | | | 9_ | | 10A | 1.0 ns | 1 | 0 | 1 | 0 | | | | | A_ | | 11A | 1.1 ns | 1 | 0 | 1 | 1 | | | | | B_ | | 12A | 1.2 ns | 1 | 1 | 0 | 0 | | | | | C_ | | 13A | RFU | 1 | 1 | 0 | 1 | | | | | D_ | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | Byte 32: SDRAM Setup Time Before Clock, Subfield B: Hundredths of Nanoseconds (Bits 0-3) | | | | | | | | | | | | | |--------|------------------------------------------------------------------------------------------|-------|--------|-----------|-------|-------|-------|-------|-------|-----|--|--|--| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | | | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | | | | 1B | +0.01 ns | | | | | 0 | 0 | 0 | 1 | _1 | | | | | 2B | +0.02 ns | | | | | 0 | 0 | 1 | 0 | _2 | | | | | 3B | +0.03 ns | | | | | 0 | 0 | 1 | 1 | _3 | | | | | 4B | +0.04 ns | i | | | 7 | 0 | 1 | 0 | 0 | _4 | | | | | 5B | +0.05 ns | | S00 Su | bfield A | | 0 | 1 | 0 | 1 | _5 | | | | | 6B | +0.06 ns | | 366 3u | ibileia A | | 0 | 1 | 1 | 0 | _6 | | | | | 7B | +0.07 ns | L | | | J | 0 | 1 | 1 | 1 | _7 | | | | | 8B | +0.08 ns | | | | | 1 | 0 | 0 | 0 | _8 | | | | | 9B | +0.09 ns | | | | | 1 | 0 | 0 | 1 | _9 | | | | | 10B | RFU | | | | | 1 | 0 | 1 | 0 | _A | | | | | 11B | _ | - | - | - | - | - | - | - | - | - | | | | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | | ### Byte 33: Address and Command Hold Time After Clock (tlH) This field describes the input hold time after the rising edge of the clock. The byte is broken into two nibbles: the higher order nibble (bits 4-7) designate the access time to a granularity of 0.1 ns; the value presented by the lower order nibble (bits 0-3) has the granularity of 0.01 ns and is added to the value designated by the higher nibble. Spec numbers that are in fractions of 0.01 ns will be rounded down (e.g. if the spec number is 375 ps, then 0.37 [ns] will be programmed in this field). Setup and hold time numbers are to be interpreted exactly as they are defined in JESD79-2 (Release 2). | if bits 7:4 are | and bits 3:0 are | then the total time is: | |------------------|---------------------|-------------------------| | 1011<br>(1.1 ns) | 0000<br>+ (0 ns) | = 1.1 ns | | 1100<br>(1.2 ns) | 0101<br>+ (0.05 ns) | = 1.25 ns | | | Byte 33: SI | DRAM Hold | d Time Afte | r Clock, Su | ıbfield A: T | enths of N | anosecono | ls (Bits 4-7 | ) | | |--------|-------------------|-----------|-------------|-------------|--------------|------------|-----------|--------------|-------|---------------| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 0.1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 0.2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 0.3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 0.4 ns | 0 | 1 | 0 | 0 | Γ | | | 7 | 4_ | | 5A | 0.5 ns | 0 | 1 | 0 | 1 | | See Su | bfield B | | 5_ | | 6A | 0.6 ns | 0 | 1 | 1 | 0 | | | | | 6_ | | 7A | 0.7 ns | 0 | 1 | 1 | 1 | L | | | _ | 7_ | | 8A | 0.8 ns | 1 | 0 | 0 | 0 | | | | | 8 | | 9A | 0.9 ns | 1 | 0 | 0 | 1 | | | | | 9 | | 10A | 1.0 ns | 1 | 0 | 1 | 0 | | | | | Α_ | | 11A | 1.1 ns | 1 | 0 | 1 | 1 | | | | | B_ | | 12A | 1.2 ns | 1 | 1 | 0 | 0 | | | | | C <sub></sub> | | 13A | RFU | 1 | 1 | 0 | 1 | | | | | D_ | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | Byte 33: SDR | AM Hold T | ime After C | Clock, Subf | field B: Hui | ndredths o | f Nanoseco | nds (Bits ( | 0-3) | | |--------|-------------------|-----------|-------------|-------------|--------------|------------|------------|-------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | 1B | +0.01 ns | | | | | 0 | 0 | 0 | 1 | _1 | | 2B | +0.02 ns | | | | | 0 | 0 | 1 | 0 | _2 | | 3B | +0.03 ns | | | | | 0 | 0 | 1 | 1 | _3 | | 4B | +0.04 ns | Ī | | | | 0 | 1 | 0 | 0 | _4 | | 5B | +0.05 ns | | Saa Su | ıbfield A | | 0 | 1 | 0 | 1 | _5 | | 6B | +0.06 ns | | 366 30 | ibileia A | | 0 | 1 | 1 | 0 | _6 | | 7B | +0.07 ns | L | | | _ | 0 | 1 | 1 | 1 | _7 | | 8B | +0.08 ns | | | | | 1 | 0 | 0 | 0 | _8 | | 9B | +0.09 ns | | | | | 1 | 0 | 0 | 1 | _9 | | 10B | RFU | | | | | 1 | 0 | 1 | 0 | _A | | 11B | _ | - | - | - | - | - | - | - | - | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | #### Byte 34: Data Input Setup Time Before Strobe (tDS) This field describes the input setup time before the rising edge of the strobe. The byte is broken into two nibbles: the higher order nibble (bits 4-7) designates the time to a granularity of 0.1 ns; the value presented by the lower order nibble (bits 0-3) has the granularity of 0.01 ns and is added to the value designated by the higher nibble. Spec numbers that are in fractions of 0.01 ns will be rounded down (e.g. if the spec number is 375 ps, then 0.37 [ns] will be programmed in this field). Setup and hold time numbers are to be interpreted exactly as they are defined in JESD79-2 (Release 2). | if bits 7:4 are | and bits 3:0 are | then the total time is: | |-----------------|------------------|-------------------------| | 0010 | 0101 | | | (0.2 ns) | +(0.05 ns) | = 0.25 ns | | | Byte 34: SDF | RAM Setup | Time Befo | re Strobe, | Subfield A | : Tenths of | Nanoseco | nds (Bits 4 | -7) | | |--------|-------------------|-----------|-----------|------------|------------|-------------|----------|-------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 0.1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 0.2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 0.3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 0.4 ns | 0 | 1 | 0 | 0 | | | | 7 | 4_ | | 5A | 0.5 ns | 0 | 1 | 0 | 1 | | See Su | bfield B | | 5_ | | 6A | 0.6 ns | 0 | 1 | 1 | 0 | | | | | 6_ | | 7A | 0.7 ns | 0 | 1 | 1 | 1 | | | | | 7_ | | 8A | 0.8 ns | 1 | 0 | 0 | 0 | | | | | 8_ | | 9A | 0.9 ns | 1 | 0 | 0 | 1 | | | | | 9_ | | 10A | RFU | 1 | 0 | 1 | 0 | | | | | A_ | | 11A | - | 1 | 0 | 1 | 1 | | | | | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | Byte 34: SDRAM Setup Time Before Strobe, Subfield B: Hundredths of Nanoseconds (Bits 0-3) | | | | | | | | | | | | | |--------|-------------------------------------------------------------------------------------------|-------|--------|-----------|-------|-------|-------|-------|-------|-----|--|--|--| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | | | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | | | | 1B | +0.01 ns | | | | | 0 | 0 | 0 | 1 | _1 | | | | | 2B | +0.02 ns | | | | | 0 | 0 | 1 | 0 | _2 | | | | | 3B | +0.03 ns | | | | | 0 | 0 | 1 | 1 | _3 | | | | | 4B | +0.04 ns | | | | 7 | 0 | 1 | 0 | 0 | _4 | | | | | 5B | +0.05 ns | | Saa Si | bfield A | | 0 | 1 | 0 | 1 | _5 | | | | | 6B | +0.06 ns | | 366.30 | ibileiu A | | 0 | 1 | 1 | 0 | 6 | | | | | 7B | +0.07 ns | L | | | _ | 0 | 1 | 1 | 1 | _7 | | | | | 8B | +0.08 ns | | | | | 1 | 0 | 0 | 0 | 8 | | | | | 9B | +0.09 ns | | | | | 1 | 0 | 0 | 1 | _9 | | | | | 10B | RFU | | | | | 1 | 0 | 1 | 0 | _A | | | | | 11B | _ | - | - | - | - | - | - | - | - | - | | | | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | | ### Byte 35: Data Input Hold Time After Strobe (tDH) This field describes the input hold time after the rising edge of the strobe. The byte is broken into two nibbles: the higher order nibble (bits 4-7) designate the time to a granularity of 0.1 ns; the value presented by the lower order nibble (bits 0-3) has the granularity of 0.01 ns and is added to the value designated by the higher nibble. Spec numbers that are in fractions of 0.01 ns will be rounded down (e.g. if the spec number is 375 ps, then 0.37 [ns] will be programmed in this field). Setup and hold time numbers are to be interpreted exactly as they are defined in JESD79-2 (Release 2). | if bits 7:4 are | and bits 3:0 are | then the total time is: | |-----------------|------------------|-------------------------| | 0010 | 0101 | | | (0.2 ns) | + (0.05 ns) | = 0.25 ns | | | Byte 35: SD | RAM Hold | Time Afte | r Strobe, Sı | ubfield A: | Tenths of N | lanosecon | ds (Bits 4-7 | <b>'</b> ) | | |--------|-------------------|----------|-----------|--------------|------------|-------------|-----------|--------------|------------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 0.1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 0.2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 0.3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 0.4 ns | 0 | 1 | 0 | 0 | ſ | | | 7 | 4_ | | 5A | 0.5 ns | 0 | 1 | 0 | 1 | | See Su | bfield B | | 5_ | | 6A | 0.6 ns | 0 | 1 | 1 | 0 | | | | | 6_ | | 7A | 0.7 ns | 0 | 1 | 1 | 1 | L | | | | 7_ | | 8A | 0.8 ns | 1 | 0 | 0 | 0 | | | | | 8_ | | 9A | 0.9 ns | 1 | 0 | 0 | 1 | | | | | 9_ | | 10A | RFU | 1 | 0 | 1 | 0 | | | | | A_ | | 11A | - | 1 | 0 | 1 | 1 | | | | | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | Byte 35: SDR | AM Hold Ti | ime After S | trobe, Sub | field B: Hu | ndredths o | f Nanosec | onds (Bits | 0-3) | | |--------|-------------------|------------|-------------|------------|-------------|------------|-----------|------------|-------|-----| | Line # | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | 1B | +0.01 ns | | | | | 0 | 0 | 0 | 1 | 1 | | 2B | +0.02 ns | | | | | 0 | 0 | 1 | 0 | _2 | | 3B | +0.03 ns | | | | | 0 | 0 | 1 | 1 | _3 | | 4B | +0.04 ns | ſ | | | 1 | 0 | 1 | 0 | 0 | 4 | | 5B | +0.05 ns | | Saa Su | bfield A | | 0 | 1 | 0 | 1 | _5 | | 6B | +0.06 ns | | 000 00 | iblicia A | | 0 | 1 | 1 | 0 | _6 | | 7B | +0.07 ns | L | | | J | 0 | 1 | 1 | 1 | _7 | | 8B | +0.08 ns | | | | | 1 | 0 | 0 | 0 | 8 | | 9B | +0.09 ns | | | | | 1 | 0 | 0 | 1 | 9 | | 10B | RFU | | | | | 1 | 0 | 1 | 0 | _A | | 11B | _ | 1 | - | - | - | - | - | - | - | 1 | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ### Byte 36: Write Recovery Time (t<sub>WR</sub>) This byte describes the write recovery time (t<sub>WR</sub>) Byte 36 is split into two pieces: the higher order bits (bits 2-7) designate the time to a granularity of 1 ns; the value presented by the lower order bits (bits 0-1) has a granularity of 0.25 ns and is added to the value designated by the higher bits. For example: | if bits 7:2 are | and bits 1:0 are | then the total time is | |-------------------|------------------|------------------------| | 001111<br>(15 ns) | 00<br>+(0.0 ns) | = 15.0 ns | | 010010<br>(18 ns) | 11<br>+(0.75 ns) | = 18.75 ns | | Byte 36, | SDRAM Minim | num t <sub>WR</sub> Tin | ne, Subfield | A: Whole N | lanosecond | s (Bits 2-7) | | | |-------------|-------------|-------------------------|--------------|------------|------------|--------------|--------|----------| | Nanoseconds | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | | | 1 ns | 0 | 0 | 0 | 0 | 0 | 1 | | | | 2 ns | 0 | 0 | 0 | 0 | 1 | 0 | | | | 3 ns | 0 | 0 | 0 | 0 | 1 | 1 | | | | 4 ns | 0 | 0 | 0 | 1 | 0 | 0 | | | | 5 ns | 0 | 0 | 0 | 1 | 0 | 1 | | | | 6 ns | 0 | 0 | 0 | 1 | 1 | 0 | | | | 7 ns | 0 | 0 | 0 | 1 | 1 | 1 | See Su | hfield B | | 8 ns | 0 | 0 | 1 | 0 | 0 | 0 | | oncia B | | 9 ns | 0 | 0 | 1 | 0 | 0 | 1 | | | | 10 ns | 0 | 0 | 1 | 0 | 1 | 0 | | | | : | : | : | : | : | : | : | | | | : | : | : | : | : | : | : | | | | 61 ns | 1 | 1 | 1 | 1 | 0 | 1 | | | | 62 ns | 1 | 1 | 1 | 1 | 1 | 0 | | | | 63 ns | 1 | 1 | 1 | 1 | 1 | 1 | | | | Byte 36, SDRAM Minimum t <sub>WR</sub> Time, Subfield B: Quarters of Nanoseconds (Bits 0-1) | | | | | | | | | | |---------------------------------------------------------------------------------------------|-------|-------|-------|----------|-------|-------|-------|-------|--| | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | +0 ns | | | | | | | 0 | 0 | | | +0.25 ns | | | | bfield A | | | 0 | 1 | | | +0.50 ns | | | 1 | 0 | | | | | | | +0.75 ns | | | | | | | 1 | 1 | | ### Byte 37: Internal write to read command delay (t<sub>WTR</sub>) This byte describes the internal write to read command delay ( $t_{WTR}$ ) Byte 37 is split into two pieces: the higher order bits (bits 2-7) designate the time to a granularity of 1 ns; the value presented by the lower order bits (bits 0-1) has a granularity of 0.25 ns and is added to the value designated by the higher bits. For example: | if bits 7:2 are | and bits 1:0 are | then the total time is | |-------------------|------------------|------------------------| | 001010<br>(10 ns) | 00<br>+(0.0 ns) | = 10.0 ns | | 000111<br>(7 ns) | 10<br>+(0.50 ns) | = 7.5 ns | | Byte 37, S | Byte 37, SDRAM Minimum t <sub>WTR</sub> Time, Subfield A: Whole Nanoseconds (Bits 2-7) | | | | | | | | | |-------------|----------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|---------|----------|--| | Nanoseconds | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1 ns | 0 | 0 | 0 | 0 | 0 | 1 | | | | | 2 ns | 0 | 0 | 0 | 0 | 1 | 0 | | | | | 3 ns | 0 | 0 | 0 | 0 | 1 | 1 | | | | | 4 ns | 0 | 0 | 0 | 1 | 0 | 0 | | | | | 5 ns | 0 | 0 | 0 | 1 | 0 | 1 | | | | | 6 ns | 0 | 0 | 0 | 1 | 1 | 0 | | | | | 7 ns | 0 | 0 | 0 | 1 | 1 | 1 | See Sul | ofield B | | | 8 ns | 0 | 0 | 1 | 0 | 0 | 0 | OCC OU | olicia b | | | 9 ns | 0 | 0 | 1 | 0 | 0 | 1 | | | | | 10 ns | 0 | 0 | 1 | 0 | 1 | 0 | | | | | : | : | : | : | : | : | : | | | | | : | : | : | : | : | : | : | | | | | 61 ns | 1 | 1 | 1 | 1 | 0 | 1 | | | | | 62 ns | 1 | 1 | 1 | 1 | 1 | 0 | | | | | 63 ns | 1 | 1 | 1 | 1 | 1 | 1 | | | | | Byte 37, SDRAM Minimum t <sub>WTR</sub> Time, Subfield B: Quarters of Nanoseconds (Bits 0-1) | | | | | | | | | | | |----------------------------------------------------------------------------------------------|-------|-------------------------------------------------|---|---|--|--|---|---|--|--| | Access from Clock | Bit 7 | Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 | | | | | | | | | | +0 ns | | | | | | | 0 | 0 | | | | +0.25 ns | | | 0 | 1 | | | | | | | | +0.50 ns | | | 1 | 0 | | | | | | | | +0.75 ns | | | | | | | 1 | 1 | | | ### Byte 38: Internal read to precharge command delay (t<sub>RTP</sub>) This byte describes internal read to precharge command delay $(t_{\mbox{\scriptsize RTP}})$ Byte 38 is split into two pieces: the higher order bits (bits 2-7) designate the time to a granularity of 1 ns; the value presented by the lower order bits (bits 0-1) has a granularity of 0.25 ns and is added to the value designated by the higher bits. For example: | if bits 7:2 are | and bits 1:0 are | then the total time is | |-------------------|------------------|------------------------| | 001010<br>(10 ns) | 00<br>+(0.0 ns) | = 10.0 ns | | 000111<br>(7 ns) | 10<br>+(0.50 ns) | = 7.5 ns | | Byte 38, SE | Byte 38, SDRAM Minimum t <sub>RTP</sub> Time, Subfield A: Whole Nanoseconds (Bits 2-7) | | | | | | | | | |-------------|----------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|---------|---------------|--| | Nanoseconds | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1 ns | 0 | 0 | 0 | 0 | 0 | 1 | | | | | 2 ns | 0 | 0 | 0 | 0 | 1 | 0 | | | | | 3 ns | 0 | 0 | 0 | 0 | 1 | 1 | | | | | 4 ns | 0 | 0 | 0 | 1 | 0 | 0 | | | | | 5 ns | 0 | 0 | 0 | 1 | 0 | 1 | | | | | 6 ns | 0 | 0 | 0 | 1 | 1 | 0 | | $\overline{}$ | | | 7 ns | 0 | 0 | 0 | 1 | 1 | 1 | See Sul | ofield B | | | 8 ns | 0 | 0 | 1 | 0 | 0 | 0 | 000 00. | onoid B | | | 9 ns | 0 | 0 | 1 | 0 | 0 | 1 | | | | | 10 ns | 0 | 0 | 1 | 0 | 1 | 0 | | | | | : | : | : | : | : | : | • • | | | | | : | : | : | : | : | : | • • | | | | | 61 ns | 1 | 1 | 1 | 1 | 0 | 1 | | | | | 62 ns | 1 | 1 | 1 | 1 | 1 | 0 | | | | | 63 ns | 1 | 1 | 1 | 1 | 1 | 1 | | | | | Byte 38, SD | Byte 38, SDRAM Minimum t <sub>RTP</sub> Time, Subfield B: Quarters of Nanoseconds (Bits 0-1) | | | | | | | | | | |-------------------|----------------------------------------------------------------------------------------------|----------------|-------|-------|-------|-------|-------|-------|--|--| | Access from Clock | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | +0 ns | | | | | | | | | | | | +0.25 ns | | See Subfield A | | | | | | | | | | +0.50 ns | | | 1 | 0 | | | | | | | | +0.75 ns | | | | | | | 1 | 1 | | | ### Byte 39: Memory Analysis Probe Characteristics This byte describes various functional and parametric characteristics of the memory analysis probe connected to this DIMM slot. These characteristics may be consulted by the BIOS to determine proper bus drive strength to account for additional bus loading of the probe. It also describes functional characteristics of the probe that may be used to configure the memory controller to drive proper diagnostic signals to the probe, such as via the TEST,NC pin. Detailed Features: TBD ## Byte 40: Extension of Byte 41 tRC and Byte 42 tRFC This field describes the extension of Byte 41 tRC and Byte 42 tRFC. | if module tRFC is: | | | | byte 40 | | | | | | | | byte 42 | | | | | | |----------------------|-------|-------|-------|---------|-------|-------|-------|-------|-------|-------|-------|---------|---------|-------|------|-------|--| | ii iiioddie tRFC is. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit1 | Bit 0 | | | 127.5 ns | 0 | Х | Х | Х | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | 327.5 ns | 0 | Χ | Χ | Χ | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | | if module tRC is: | | | | byt | e 40 | | | | | | | byte | byte 41 | | | | | | ii iiiodale tro is. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit1 | Bit 0 | | | 63.75 ns | 0 | 1 | 0 | 1 | Х | Х | Х | Х | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | 65 ns | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | | Byte 40: Subfield A, Extension of Byte 42 tRFC (Bits 0) | | | | | | | | | | | | |-----------------------------------------------------|------------------------------------------------------------|--------------|-------|--------------|---------|-------|-------------|-------|-------|--|--|--| | Line # | Minimum Refresh to<br>Active/Refresh<br>Command Period MSB | Bit 7<br>TBD | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | 0A | Undefined | 0 | | Saa Cubfiald | <u></u> | 9 | oo Subfield | В | 0 | | | | | 1A 256 ns + byte 42 0 See Subfield C See Subfield B | | | | | | | | | | | | | | | В | yte 40: Sul | ofield B, Ex | tension of | Byte 42 tF | RFC (Bits 1- | 3) | | | |--------|------------------------------------------------------------|--------------|--------------|-------------|------------|--------------|-------|-------|----------| | Line # | Minimum Refresh to<br>Active/Refresh<br>Command Period LSB | Bit 7<br>TBD | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0B | +0 ns + byte 42 | 0 | | | | 0 | 0 | 0 | | | 1B | +0.25 ns + byte 42 | 0 | | | | 0 | 0 | 1 | | | 2B | +0.33 ns + byte 42 | 0 | | | | 0 | 1 | 0 | | | 3B | +0.5 ns + byte 42 | 0 | و ا | ee Subfield | | 0 | 1 | 1 | Subfield | | 4B | +0.66 ns + byte 42 | 0 | | ee oublieit | | 1 | 0 | 0 | | | 5B | +0.75 ns + byte 42 | 0 | | | | 1 | 0 | 1 | See | | 6B | RFU | 0 | | | | 1 | 1 | 0 | | | - | Undefined | 0 | | | | 1 | 1 | 1 | | | | Byte 40: Subfield C, Extension of Byte 41 tRC (Bits 4-6) | | | | | | | | | | | | | |--------|-----------------------------------------------------------|--------------|-------|-------|-------|-------|-------------|-------|----------|--|--|--|--| | Line # | Minimum Active to<br>Active/Refresh<br>Command Period LSB | Bit 7<br>TBD | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | 0C | +0 ns + byte 41 | 0 | 0 | 0 | 0 | | | | | | | | | | 1C | +0.25 ns + byte 41 | 0 | 0 | 0 | 1 | | | | | | | | | | 2C | +0.33 ns + byte 41 | 0 | 0 | 1 | 0 | | | | l d A | | | | | | 3C | +0.5 ns + byte 41 | 0 | 0 | 1 | 1 | | ee Subfield | ь | Subfield | | | | | | 4C | +0.66 ns + byte 41 | 0 | 1 | 0 | 0 | ر ا | ee Subileiu | ь 📗 | Sul | | | | | | 5C | +0.75 ns + byte 41 | 0 | 1 | 0 | 1 | | | | See | | | | | | 6C | RFU | 0 | 1 | 1 | 0 | | | | 0) | | | | | | - | Undefined | 0 | 1 | 1 | 1 | | | | | | | | | ## Byte 41: SDRAM Device Minimum Activate to Activate/Refresh Time (t<sub>RC</sub>) This byte identifies the minimum activate to activate or refresh time with Byte 40 as extension. For DDR2-1066 7-7-7 speed bin, add tRP value as programmed in Byte 27 to tRAS value as programmed in Byte 30 and program this Byte accordingly. | if module tRC is: | | byte 40 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 | | | | | | | | byte 41 | | | | | | | |----------------------|-------|------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|---------|-------|-------|-------|-------|------|-------| | ii iiiodule tivo is. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit1 | Bit 0 | | 63.75 ns | 0 | 1 | 0 | 1 | Х | Х | Х | Χ | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 65 ns | 0 | 0 | 0 | 0 | Х | Х | Х | Х | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | ı | Byte 41 | | | | | | |-------------------------------------------------------------|-------|-------|-------|---------|-------|-------|-------|-------|-----| | Minimum Active to<br>Active or Auto<br>Refresh Time<br>(ns) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | | | - | - | | | - | | - | - | | | | - | - | | | | | | - | | 25 | 0 | 0 | 0 | 1 , | 1 | 0 | 0 | 1 | 19 | | 26 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1A | | 27 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1B | | 28 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1C | | 29 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1D | | 30 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | 31 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1F | | 32 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | 33 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 21 | | 34 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 22 | | 35 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 23 | | 36 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 24 | | | | - | - | - | | | | - | | | | | | | | | | - | | | | 127 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 7F | | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | | | - | - | | • | - | | | | | | - | - | - | | | | | | - | | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | # Byte 42: SDRAM Device Minimum Refresh to Activate/Refresh Command Period (tRFC) This byte identifies the minimum Refresh to Activate/Refresh Command Period (tRFC) with Byte 40 as extension. | If the module's tRFC is: | then Byte 40 is: | and Byte 42 is: | |--------------------------|------------------|-----------------| | 75 | 0XXX 0000 | 0100 1011 | | 105 | 0XXX 0000 | 0110 1001 | | 127.5 | 0XXX 0110 | 0111 1111 | | 195 | 0XXX 0000 | 1100 0011 | | 327.5 | 0XXX 0111 | 0100 0111 | | | | | Ву | /te 42 | | | | | | |----------------------------------------------------------------|-------|-------|-------|--------|-------|-------|-------|-------|-----| | Minimum Refresh to<br>Active/Refresh Command<br>Period<br>(ns) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | | - | - | | ( . ) | | | | - | - | | | - | - | | | | | | - | - | | 25 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 19 | | 26 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1A | | 27 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1B | | 28 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1C | | 29 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1D | | 30 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | 31 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1F | | 32 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | 33 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 21 | | 34 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 22 | | 35 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 23 | | 36 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 24 | | | | - | | | | | | | - | | | | - | | | | | | | - | | 127 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 7F | | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | · | - | | | | | | | | | | | - | | | | | | | | | | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 43: SDRAM Device Maximum Device Cycle Time (tck max) This byte identifies the maximum device cycle time at any $\overline{\text{CAS}}$ latency. Byte 43 is split into two nibbles: the higher order nibble (bits 4-7) designates the cycle time to a granularity of 1 ns; the value presented by the lower order nibble (bits 0-3) has a granularity of 0.1 ns and is added to the value designated by the higher nibble. In addition, four lines of the lower order nibble are assigned to support +0.25, +0.33, +0.66 and +0.75. | If bits 7:4 are | and bits 3:0 are | then the total time is: | |-----------------|------------------|-------------------------| | 1000 | 0000 | | | (8 ns) | + (0 ns) | = 8.0 ns | | | Byte 43, | SDRAM Ma | aximum Cy | cle Time, S | Subfield A: | Whole Nar | noseconds | (Bits 4-7) | | | |--------|------------|----------|-----------|-------------|-------------|-----------|-----------|-------------------|-------|-----| | Line # | Cycle Time | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | Undefined | 0 | 0 | 0 | 0 | | | | | 0_ | | 1A | 1 ns | 0 | 0 | 0 | 1 | | | | | 1_ | | 2A | 2 ns | 0 | 0 | 1 | 0 | | | | | 2_ | | 3A | 3 ns | 0 | 0 | 1 | 1 | | | | | 3_ | | 4A | 4 ns | 0 | 1 | 0 | 0 | | | | | 4_ | | 5A | 5 ns | 0 | 1 | 0 | 1 | | | | | 5_ | | 6A | 6 ns | 0 | 1 | 1 | 0 | | | | _ | 6_ | | 7A | 7 ns | 0 | 1 | 1 | 1 | | 0 0 | المامة الماما | | 7_ | | 8A | 8 ns | 1 | 0 | 0 | 0 | | | Subfield<br>ble B | | 8_ | | 9A | 9 ns | 1 | 0 | 0 | 1 | | Tak | лс Б | | 9_ | | 10A | 10 ns | 1 | 0 | 1 | 0 | | | | _ | A_ | | 11A | 11 ns | 1 | 0 | 1 | 1 | | | | | B_ | | 12A | 12 ns | 1 | 1 | 0 | 0 | | | | | C_ | | 13A | 13 ns | 1 | 1 | 0 | 1 | | | | | D_ | | 14A | 14 ns | 1 | 1 | 1 | 0 | | | | | E_ | | 15A | 15 ns | 1 | 1 | 1 | 1 | | | | | F_ | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | Byte 43, S | DRAM Max | cimum Cyc | le Time Su | bfield B: To | enths of Na | nosecond | s (Bits 0-3) | | | |--------|------------|----------|-----------|------------|--------------|-------------|----------|--------------|-------|-----| | Line # | Cycle Time | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0B | +0 ns | | | | | 0 | 0 | 0 | 0 | _0 | | 1B | +0.1 ns | | | | | 0 | 0 | 0 | 1 | _1 | | 2B | +0.2 ns | | | | | 0 | 0 | 1 | 0 | _2 | | 3B | +0.3 ns | | | | | 0 | 0 | 1 | 1 | _3 | | 4B | +0.4 ns | | | | | 0 | 1 | 0 | 0 | _4 | | 5B | +0.5 ns | | | ubfield | | 0 | 1 | 0 | 1 | _5 | | 6B | +0.6 ns | | rab | le B | | 0 | 1 | 1 | 0 | _6 | | 7B | +0.7 ns | _ | | | _ | 0 | 1 | 1 | 1 | _7 | | 8B | +0.8 ns | | | - | | 1 | 0 | 0 | 0 | _8 | | 9B | +0.9 ns | | | - | | 1 | 0 | 0 | 1 | _9 | | 10B | +0.25 ns | | | -<br>- | | 1 | 0 | 1 | 0 | _A | | 11B | +0.33 ns | | | | | 1 | 0 | 1 | 1 | _B | | 12B | +0.66 ns | | | | | 1 | 1 | 0 | 0 | _C | | 13B | +0.75 ns | | | | | 1 | 1 | 0 | 1 | _D | | ı | - | - | - | - | - | - | - | - | - | - | | - | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | # Byte 44: SDRAM Device DQS-DQ Skew for DQS and associated DQ signals (tDQSQ max) This byte identifies the maximum skew between DQS and all DQ signals for each device, in hundredths of nanoseconds. | Maximum Device<br>DQS-DQ Skew (tDQSQ<br>max) (ns) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |---------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 0.02 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 0.03 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 0.04 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | · | | | - | - | | | | | | | ř | - | | | - | - | - | | | | | 0.50 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 32 | | · | - | | - | - | - | - | | | | | · | - | | - | - | - | - | | | | | 0.60 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | • | | | - | - | | | | | | | • | | | - | - | | | | | | | 2.54 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 2.55 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 45: SDRAM Device Read Data Hold Skew Factor (tQHS) This byte identifies the maximum skew tQHS in hundredths of nanoseconds. | Read data Hold Skew<br>Factor (tQHS) (ns) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |-------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 0.02 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 0.03 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 0.04 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | | | | - | | | | | | | | | | | - | | | | | | | 0.50 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 32 | | · | | - | - | | - | | | | | | · | | - | - | | - | | | | | | 0.60 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | | | | - | | | | | | | | - | - | - | - | | | | | | | 2.54 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 2.55 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 46: PLL Relock Time This byte describes the relock time of PLLs on the clock inputs in microseconds. | PLL Relock Time (μs) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |----------------------|-------|-------|-------|------------|-------|-------|-------|-------|-----| | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | | - | - | - | - | - | - | - | - | | | | | - | - | - | - | - | - | | • | | 25 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 19 | | 26 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1A | | 27 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1B | | 28 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1C | | 29 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1D | | 30 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | 31 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1F | | 32 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | 33 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 21 | | 34 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 22 | | 35 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 23 | | 36 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 24 | | | - | - | | <b>)</b> . | | | | | - | | | - | - | | | | | | | | | 127 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 7F | | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | | | | | | | | | | - | | | - | | | | | | | | | | 254 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ### Byte 47: Tcasemax This byte is split into two nibbles. The higher order nibble (bits 4:7) describes the DRAM case temperature difference between maximum case temperature and the baseline maximum case temperature of 85 $^{0}$ C. Unit for this field is 2 $^{0}$ C. The DRAM maximum case temperature is 85 $^{0}$ C plus the value in bits 4:7. If bits 4:7 is zero, the DRAM device only supports up to 85 $^{0}$ C maximum case temperature and users must ensure the case temperature will not exceed 85 $^{0}$ C in any operation. If bits 4:7 is non-zero, the maximum case temperature range is extended and users must look at byte 49 bit 1 for the proper operation at this extended case temperature. | 0A 0 0 0 0 0 1A 2 0 0 0 1 2A 4 0 0 1 0 3A 6 0 0 1 1 4A 8 0 1 0 0 5A 10 0 1 0 1 | | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------|-------|-------|-------|-------|---------|----------|-------|-----|--| | Line # | Tcasemax ( Unit: 2 <sup>0</sup> C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | | 0A | | 0 | 0 | 0 | 0 | | | | | 0- | | | 1A | 2 | 0 | 0 | 0 | 1 | | | | | 1- | | | 2A | 4 | 0 | 0 | 1 | 0 | | | | | 2- | | | 3A | 6 | 0 | 0 | 1 | 1 | | Coo Cu | bfield D | | 3- | | | 4A | 8 | 0 | 1 | 0 | 0 | | See Su | bileia B | | 4- | | | 5A | 10 | 0 | 1 | 0 | 1 | | | | | 5- | | | 6A | 12 | 0 | 1 | 1 | 0 | | | | | 6- | | | 7A | 14 | 0 | 1 | 1 | 1 | | | | | 7- | | | 8A | 16 | 1 | 0 | 0 | 0 | | | | | 8- | | | 9A | 18 | 1 | 0 | 0 | 1 | | | | | 9- | | | 10A | 20 | 1 | 0 | 1 | 0 | | S00 S11 | bfield B | | A- | | | | • | | - | | | | See Su | Dileiu B | | | | | | • | | - | | | | | | | - | | | 14A | 28 | 1 | 1 | 1 | 0 | | | | | E- | | | 15A | Exceed 30 | 1 | 1 | 1 | 1 | | | | | F- | | The lower order nibble (bits 0:3) describe DT4R4W Delta ( the DRAM case temperature rise difference from ambient due to IDD4R/page open burst read vs. IDD4W/page open burst write operations) at VDD = 1.9 V, in unit of 0.4 $^{0}$ C. Please refer to JEDEC DDR2 SDRAM Component Specification for the definitions of IDD4R and IDD4W operations. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | | Byte 47: DT4R4 | W Delt | a, Subf | ield B: | 0.4 °C | (Bits 0: | 3) | | | | |--------|----------------------------------------------------------|--------|---------|----------|--------|----------|-------|-------|-------|-----| | Line # | DT4R4W Delta ( <b>Granularity</b> : 0.4 <sup>0</sup> C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | 0A | 0 | | | | | 0 | 0 | 0 | 0 | -0 | | 1A | 0.4 | | | | | 0 | 0 | 0 | 1 | -1 | | 2A | 0.8 | | | | | 0 | 0 | 1 | 0 | -2 | | 3A | 1.2 | | | | | 0 | 0 | 1 | 1 | -3 | | 4A | 1.6 | | | | | 0 | 1 | 0 | 0 | -4 | | 5A | 2.0 | | | | | 0 | 1 | 0 | 1 | -5 | | 6A | 2.4 | | | | | 0 | 1 | 1 | 0 | -6 | | 7A | 2.8 | | | | | 0 | 1 | 1 | 1 | -7 | | A8 | 3.2 | | See Su | bfiold A | | 1 | 0 | 0 | 0 | -8 | | 9A | 3.6 | | See Su | blielu A | | 1 | 0 | 0 | 1 | -9 | | 10A | 4.0 | | | | | 1 | 0 | 1 | 0 | -A | | | | | | | | | | | | | | | | | | | | | | | | | | 14A | 5.6 | | | | | 1 | 1 | 1 | 0 | -E | | 15A | Exceed 6.0 | | | | | 1 | 1 | 1 | 1 | -F | # Byte 48: Thermal Resistance of DRAM Package from Top (Case) to Ambient ( Psi $_{\text{T-A}}$ $_{\text{DRAM}}$ ) This byte describes the thermal resistance of DRAM package from top (case) to ambient and it is based on JESD51-3 "Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages" under JESD51-2 standard. Unit for this field is $0.5\,^{\circ}$ C/W. | Byte 48: Thermal Resistance of | DRAM | Packag | je from | Top (C | ase) to | Ambie | nt ( Psi | T-A DRA | ( M | |------------------------------------------------------------|-------|--------|---------|--------|---------|-------|----------|---------|-----| | Psi T-A DRAM ( <b>Granularity</b> : 0.5 <sup>0</sup> C/W ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | Not Defined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 1.5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 2.0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | - | - | - | - | - | - | - | - | - | | | - | - | - | - | - | - | - | - | | | 16.0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | · | - | | | • | - | | | | • | | ¥ | - | - | - | - | - | - | • | - | - | | 30.0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | ¥ | - | - | - | - | - | - | • | - | - | | ÷ | - | - | - | - | - | - | | - | - | | 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 127.5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 49: DRAM Case Temperature Rise from Ambient due to Activate-Precharge/ Mode Bits (DT0/Mode Bits) This byte is split into two fields. Bits 2:7 describe DT0 ( DRAM case temperature rise from ambient due to IDD0/activate-precharge operation minus 2.8 $^{0}$ C offset temperature ), in unit of 0.3 $^{0}$ C. The value in Bits 2:7 plus 2.8 $^{0}$ C is the DRAM case temperature rise from ambient. Please refer to JEDEC DDR2 SDRAM Component Specification for the definition of IDD0 operation. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | | Byte | 49: DT | 0, Subf | ield A: | 0.3 °C | (Bits 2: | 7) | | | |--------|-----------------------------------------|--------|---------|---------|--------|----------|-------|----------|----------------| | Line # | DT0 ( Granularity: 0.3 <sup>0</sup> C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0A | Not Defined | 0 | 0 | 0 | 0 | 0 | 0 | | | | 1A | 0.3 | 0 | 0 | 0 | 0 | 0 | 1 | | | | 2A | 0.6 | 0 | 0 | 0 | 0 | 1 | 0 | | | | 3A | 0.9 | 0 | 0 | 0 | 0 | 1 | 1 | | | | 4A | 1.2 | 0 | 0 | 0 | 1 | 0 | 0 | | | | 5A | 1.5 | 0 | 0 | 0 | 1 | 0 | 1 | See Sub- | | | 6A | 1.8 | 0 | 0 | 0 | 1 | 1 | 0 | field B | | | 7A | 2.1 | 0 | 0 | 0 | 1 | 1 | 1 | | | | 8A | 2.4 | 0 | 0 | 1 | 0 | 0 | 0 | | See subfield A | | 9A | 2.7 | 0 | 0 | 1 | 0 | 0 | 1 | | See subtleid A | | 10A | 3.0 | 0 | 0 | 1 | 0 | 1 | 0 | | | | | · | - | | | | - | | | | | | r | | - | - | - | - | - | | | | 62A | 18.6 | 1 | 1 | 1 | 1 | 1 | 0 | | | | 63A | Exceed 18.9 | 1 | 1 | 1 | 1 | 1 | 1 | | | Bit 1 definition whether or not double refresh is required for DRAM case temperature exceeding 85 °C. | Bit 1 | Byte 49: Subfield B (Bit 1) | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Do not need double refresh rate for the proper operation at the DRAM maximum case temperature above 85 $^{0}$ C. The DRAM maximum case temperature is specified at Byte 47. | | 1 | Requires double refresh rate for the proper operation at the DRAM maximum case temperature above 85 $^{0}$ C. The DRAM maximum case temperature is specified at Byte 47. | Bit 0 indicates DDR2 SDRAM "High Temperature Self Refresh" support. | Bit 0 | Byte 49: Subfield A (Bit 0) | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DRAM does not support high temperature self-refresh entry. Controller must ensure DRAM cools down to Tcase $< 85^{\circ}$ C before entering self-refresh | | 1 | DRAM high temperature self-refresh entry supported. When needed, controller may set DRAM in high temperature self-refresh mode via EMRS(2) [A7] and be able to enter self-refresh above 85 <sup>0</sup> C Tcase temperature | ## Byte 50: DRAM Case Temperature Rise from Ambient due to Precharge/Quiet Standby (DT2N/DT2Q) For Unbuffered DIMM, this describes the DRAM case temperature rise from ambient due to IDD2N/precharge standby operation (DT2N) at VDD = 1.9 V, in unit of 0.1 °C. Please refer to JEDEC DDR2 SDRAM Component Specification for the definition of IDD2N operation. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. For Registered DIMM, this byte describes the DRAM case temperature rise from ambient due to IDD2Q/precharge quiet standby operation (DT2Q) at VDD = 1.9 V, in unit of 0.1 °C. Please refer to JEDEC DDR2 SDRAM Component Specification for the definition of IDD2Q operation. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | DT2N/2Q ( Granularity: 0.1 °C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |---------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 0.2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 0.3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 0.4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | | | | | | ě | | | | | | | | | | | - | | | | | 3.2 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | | - | | | | | | | | | | | | | ) . | | | | | | | 6.0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | | | | | | ě | | | | | | | - | - | - | - | • | - | • | - | | 25.4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 25.5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 51: DRAM Case Temperature Rise from Ambient due to Precharge Power-Down (DT2P) This byte describes the DRAM case temperature rise from ambient due to IDD2P/precharge power-down operation at VDD = 1.9 V, in unit of 0.015 $^{\circ}$ C. Please refer to JEDEC DDR2 SDRAM Component Specification for IDD2P operation. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | DT2P ( Granularity: 0.015 °C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.015 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 0.030 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 0.045 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 0.060 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | | | - | | - | - | - | • | | | | | | - | | - | - | - | | | | 0.480 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | | | - | | - | - | - | | • | | | | | - | | - | - | - | • | • | | 0.900 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | | | - | | - | - | - | | | | | | | - | | - | - | - | | | | 3.810 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 3.825 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 52: DRAM Case Temperature Rise from Ambient due to Active Standby (DT3N) This byte describes the DRAM case temperature rise from ambient due to IDD3N/active standby operation at VDD = 1.9 V, in unit of 0.15 °C. Please refer to JEDEC DDR2 SDRAM Component Specification for IDD3N operation. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | DT3N(Granularity: 0.15 °C) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |----------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 0.30 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 0.45 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 0.60 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | - | - | - | - | | - | | - | • | | | - | - | - | - | | - | | - | | | 4.80 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | - | - | - | - | | • | | - | | | | - | - | - | - | | - | | - | • | | 9.00 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | - | - | - | - | | - | | - | • | | | - | - | - | - | | • | | - | | | 38.10 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 38.25 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 53: DRAM Case temperature Rise from Ambient due to Active Power-Down with Fast PDN Exit (DT3Pfast) This byte describes the DRAM case temperature rise from ambient due to IDD3P Fast PDN Exit/active power-down with fast PDN exit operation at VDD = 1.9 V, in unit of 0.05 °C. Please refer to JEDEC DDR2 SDRAM Component Specification for IDD3P Fast PDN Exit operation. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | DT3Pfast ( Granularity: 0.05 °C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |-----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.05 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 0.10 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 0.15 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 0.20 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | - | - | - | - | - | - | • | • | | | | - | - | - | - | - | - | - | - | | | 1.60 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | | - | - | - | | - | - | - | | | | | - | - | - | | - | - | - | | | 3.00 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | - | - | - | - | - | - | | | | | · | - | - | - | - | - | - | - | - | | | 12.70 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 12.75 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 54: DRAM Case temperature Rise from Ambient due to Active Power-Down with Slow PDN Exit (DT3Pslow) This byte describes the DRAM case temperature rise from ambient due to IDD3P Slow PDN Exit/active power-down with slow PDN exit operation at VDD = 1.9 V, in unit of $0.025 \,^{0}$ C. Please refer to JEDEC DDR2 SDRAM Component Specification for IDD3P Slow PDN Exit operation. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | DT3Pslow ( Granularity: 0.025 °C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.025 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 0.050 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 0.075 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 0.100 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | - | - | - | - | - | - | - | | | | | - | - | | | | | | | | | 0.800 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | - | - | - | - | - | - | - | | - | | | | - | | | | | | | | | 1.500 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | - | - | - | - | - | - | - | | | | | | | | | | | | | | | 6.350 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 6.375 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 55: DRAM Case Temperature Rise from Ambient due to Page Open Burst Read/ DT4R4W Mode Bit (DT4R/DT4R4W Mode Bit) This byte is split into two fields: bits 1:7 describes the DRAM case temperature rise from ambient due to IDD4R/page open read operation at VDD = 1.9 V, in unit of $0.4 \,^{\circ}\text{C}$ . Please refer to JEDEC DDR2 SDRAM Component Specification for the definition of IDD4R operation. Please refer to Notes $6 \,^{\circ}$ 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. Bit 0 specifies if DT4W ( Case temperature rise from ambient due to page open burst write) is greater than or less than DT4R. | | Byte 55: DT4 | R, Subfi | eld A: 0 | .4 <sup>0</sup> C ( B | its 1:7) | | | | | |--------|-----------------------------|----------|----------|-----------------------|----------|-------|-------|-------|---------| | Line # | DT4R (Granularity: 0.4 °C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0A | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 1A | 0.4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | 2A | 0.8 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | 3A | 1.2 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | 4A | 1.6 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | 5A | 2.0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | See | | 6A | 2.4 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Sub- | | 7A | 2.8 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | field B | | 8A | 3.2 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | | 9A | 3.6 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | | 10A | 4.0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | | | | | | <u>J).</u> | - | | | - | | | | | | - | | - | - | - | - | | | 126A | 50.4 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | | 127A | Exceed 50.8 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Byte 55: DT4R4W Mode Bit, Subfield B: 0.4 <sup>0</sup> C ( Bit 0 ) | | | | | | | | | | | |--------|--------------------------------------------------------------------|--|--|----------------|--------|------|--|--|---|--|--| | Line # | e# DT4R4W Mode Bit Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 | | | | | | | | | | | | 0A | DT4W is greater than or equal to DT4R | | | 0- | - 06-1 | -1 A | | | 0 | | | | 1A | DT4W is less than DT4R | | | See Subfield A | | | | | 1 | | | ## Byte 56: DRAM Case Temperature Rise from Ambient due to Burst Refresh (DT5B) This byte describes the DRAM case temperature rise from ambient due to IDD5B/burst refresh operation at VDD = 1.9 V, in unit of 0.5 °C. Please refer to JEDEC DDR2 SDRAM Component Specification for the definition of IDD5B operation. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | DT5B (Granularity: 0.5 °C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |-----------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 1.5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 2.0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | | | | | | | | | | | | | | | | | | | | | | 16.0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | | | - | | | | - | | | | | | | - | | | | - | | | | 30.0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | - | - | | - | - | • | - | ě | | | | | | - | | | | - | | | | 127.0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 127.5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 57: DRAM Case Temperature Rise from Ambient due to Bank Interleave Reads with Auto-Precharge (DT7) This byte describes the DRAM case temperature rise from ambient due to IDD7/bank interleave read with auto-precharge operation at VDD = 1.9 V, in unit of 0.5 $^{0}$ C. Please refer to Notes 6 & 7 of the "1.1 Address Map table" of this spec for calculation of temperature rise. | DT7 (Granularity: 0.5 °C ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |----------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 1.5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 2.0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | | | | | | | | | | | | | - | | | | | - | | | | 16.0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | | | • | • | | • | | | - | | | - | - | - | - | - | - | - | | - | | 30.0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | | - | | | | | - | | | | | | - | | | | | - | | • | | 127.0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 127.5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 58: Thermal Resistance of PLL Package from Top (Case) to Ambient (Psi T-A PLL) This byte describes the thermal resistance of PLL package from top (case) to ambient and it is based on JESD51-3 "Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages" under JESD51-2 standard. Unit for this byte is 0.5 °C/W. | Byte 58: Thermal Resistance | of PLL | _ Packa | ige fron | n Top ( | Case) t | o Ambi | ent ( Ps | Si <sub>T-A PL</sub> | L) | |------------------------------------------------|--------|---------|----------|---------|---------|--------|----------|----------------------|-----| | Psi T-A PLL(Granularity: 0.5 <sup>0</sup> C/W) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 1.5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 2.0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | - | | - | - | | | | - | - | | | - | | - | - | - | - | - | - | | | 16.0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | - | | - | - | - | - | - | - | | | | | | - | - | - | | - | - | | | 30.0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | • | | • | • | - | - | - | • | • | | | - | | | - | | | | | | | 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 127.5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | # Byte 59: Thermal Resistance of Register Package from Top (Case) to Ambient ( Psi $_{\text{T-A Register}}$ ) This byte describes the thermal resistance of register package from top (case) to ambient and it is based on JESD51-3 "Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages" under JESD51-2 standard. Unit for this byte is $0.5~^{\circ}$ C/W. | Byte 59: Thermal Resistance of Register Package from Top (Case) to Ambient ( Psi <sub>T-A Register</sub> ) | | | | | | | | | | | | |------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----|--|--| | Psi T-A Register (Granularity: 0.5 <sup>0</sup> C/W ) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | | | | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | | | 0.5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | | | 1.5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | | | 2.0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | 16.0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | | | | - | | | | | | | | | | | | | | - | - | - | - | - | | • | | | | | 30.0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | | | Exceed 127.5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | ## Byte 60: PLL Case Temperature Rise from Ambient due to PLL Active (DT PLL Active) This byte describes the PLL case temperature rise from ambient due to PLL in active mode with clock running within spec and OE enabled and at VDD = $1.9 \, \text{V}$ , in unit of $0.25 \, ^{0}\text{C}$ . The PLL loading is the DIMM loading. Registers being used in the DIMM may have different variants, like single rank, dual ranks, dual ranks without parity. This SPD field needs to correspond to the respective DIMM configuration. Please refer to Byte 21 to determine the number of PLLs on the DIMM. Please refer to Notes $9 \, \& \, 11$ of the " $1.1 \, Address \, Map$ table" of this spec for calculation of temperature rise. | DT PLL Active (Granularity: 0.25 °C) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex | |--------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----| | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 0.25 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 0.50 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 0.75 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | 1.00 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | | | | | | | | | | | · | | | | | | | | | | | 8.00 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | · | | | | | | | | | | | · | | | | | | | | | | | 15.00 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3C | | · | | | - | | | | | - | | | · | | | | | | | | - | | | 63.50 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | Exceed 63.75 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | ## Byte 61: Register Case Temperature Rise from Ambient due to Register Active/Mode Bit (DT Register Active/Mode Bit) This byte is split into two fields. Bits 2:7 describes the register case temperature rise from ambient due to register in active mode with clock running within spec and OE enabled and at VDD = 1.9 V. The register loading is the registered DIMM loading. Registers being used in registered DIMM may have different variants, like single rank, dual ranks, dual ranks without parity. This SPD field needs to correspond to the respective Registered DIMM configuration. Please refer to Notes 9 & 11 of the "1.1 Address Map table" of this spec for calculation of temperature rise. If there are multiple register components on the registered DIMM, this byte is still calculated using the IDD value of one of the registers. Please refer to Byte 21 to determine the number of registers on the DIMM. Bit 1 is reserved for future use (RFU). Default value is 0. Bit 0 specifies the register data output toggle rate and it shall be consistent with the maximum data toggle rate specified in the IDD specification in the JEDEC DDR2 SDRAM Component Specification. | | Byte 61: DT Register Active, Subfield A: ( Bit 0 ) | | | | | | | | | | | |--------|----------------------------------------------------|-------|-------|----------------|----------|-------|-------|------------|-------|--|--| | Line # | DT Register Active Mode Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | 0A | 50% register data output toggle | | | See Subfield B | | | | RFU. | 0 | | | | 1A | 100% register data output toggle | | | See Su | Dileiu B | | | Default: 0 | 1 | | | | If Bit 0 | Unit for Bits 2:7 ( °C ) | |----------|--------------------------| | 0 | 0.75 | | 1 | 1.25 | | | Byte 61: DT Register Activ | e, Subfi | eld B: 0 | .75 °C ( | Bits 2:7 | ) if Bit 0 | 0 = 0 | | | |--------|----------------------------------------------------|----------|----------|----------|----------|------------|-------|--------------------|------------| | Line # | DT Register Active ( <b>Granularity</b> : 0.75 °C) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0A | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | | | | 1A | 0.75 | 0 | 0 | 0 | 0 | 0 | 1 | | | | 2A | 1.50 | 0 | 0 | 0 | 0 | 1 | 0 | DELL | Value = 0. | | 3A | 2.25 | 0 | 0 | 0 | 0 | 1 | 1 | RFU.<br>Default: 0 | See Sub- | | 4A | 3.00 | 0 | 0 | 0 | 1 | 0 | 0 | Delault. 0 | field A | | 5A | 3.75 | 0 | 0 | 0 | 1 | 0 | 1 | | | | 6A | 4.50 | 0 | 0 | 0 | 1 | 1 | 0 | | | | 7A | 5.25 | 0 | 0 | 0 | 1 | 1 | 1 | | | | 8A | 6.00 | 0 | 0 | 1 | 0 | 0 | 0 | | | | 9A | 6.75 | 0 | 0 | 1 | 0 | 0 | 1 | | | | 10A | 7.50 | 0 | 0 | 1 | 0 | 1 | 0 | | | | | · | | | - | | | | | | | 62A | 46.50 | 1 | 1 | 1 | 1 | 1 | 0 | | | | 63A | Exceed 47.25 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | Byte 61: DT Register Activ | e, Subfi | eld B: 1. | .25 <sup>0</sup> C ( | Bits 2:7 | ) if Bit 0 | = 1 | | | |--------|----------------------------------------------------|----------|-----------|----------------------|----------|------------|-------|--------------------|------------| | Line # | DT Register Active ( <b>Granularity</b> : 1.25 °C) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0A | Not Supported | 0 | 0 | 0 | 0 | 0 | 0 | | | | 1A | 1.25 | 0 | 0 | 0 | 0 | 0 | 1 | | | | 2A | 2.50 | 0 | 0 | 0 | 0 | 1 | 0 | | | | 3A | 3.75 | 0 | 0 | 0 | 0 | 1 | 1 | | | | 4A | 5.00 | 0 | 0 | 0 | 1 | 0 | 0 | | | | 5A | 6.25 | 0 | 0 | 0 | 1 | 0 | 1 | DELL | Value = 1. | | 6A | 7.50 | 0 | 0 | 0 | 1 | 1 | 0 | RFU.<br>Default: 0 | See Sub- | | 7A | 8.75 | 0 | 0 | 0 | 1 | 1 | 1 | Delault. 0 | field A | | 8A | 10.00 | 0 | 0 | 1 | 0 | 0 | 0 | | | | 9A | 11.25 | 0 | 0 | 1 | 0 | 0 | 1 | | | | 10A | 12.50 | 0 | 0 | 1 | 0 | 1 | 0 | | | | | · | - | - | - | | - | - | | | | | | - | - | - | • | - | - | | | | 62A | 77.5 | 1 | 1 | 1 | 1 | 1 | 0 | | | | 63A | Exceed 78.75 | 1 | 1 | 1 | 1 | 1 | 1 | | | ### An Illustration Example of DT in SPD This section shows an example of programming SPD Byte 21 bit 3:0 and Byte $47 \sim 61$ . All the numbers in the tables below are arbitrary and for the sole purpose of demonstrating how to program SPD Byte 21 bit 3:0 and Byte $47 \sim 61$ . They are NOT intended to reflect any actual device properties. | DT in SPD | | | | | | | | | | Example For Reference Only | | | | | |---------------|----------|----------|----------|----------|----------|----------|------------|----------|-------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------|--------------|--| | BYTE | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 | Hex | Parameter Description | Parameter<br>Value | Byte<br>Value | Byte<br>Unit | | | 21 | ı | ı | ı | - | 0 | 1 | 0 | 0 | -4 | Number of PLLs/active registers on the DIMM | -4 | 1 PLL / 1<br>active reg-<br>ister | | | | 47 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | Tcasemax / DT4R4W Delta = DT (7 mA) | 85 °C/0.84 °C | 0/2 | 0.4 °C | | | 48 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 7E | Psi T-A DRAM | 63.2 °C/W | 126 | 0.5 °C/W | | | 49 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | - | Bit<br>7:1:<br>22 | DT0 = DT (65 mA) /Tcase Mode Bits | 4.98 °C / Do<br>not need dou-<br>ble refresh. | Bit 7:2 /<br>Bit 1:<br>17 / 0 | 0.3 °C | | | 50<br>(UDIMM) | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 22 | DT2N = DT (28 mA) | 3.35 °C | 34 | 0.1 °C | | | 50<br>(RDIMM) | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 17 | DT2Q = DT (19 mA) | 2.27 °C | 23 | 0.1 °C | | | 51 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 18 | DT2P = DT (3 mA) | 0.36 °C | 24 | 0.015°C | | | 52 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 19 | DT3N = DT (31 mA) $3.71 ^{\circ}\text{C}$ | | 25 | 0.15 °C | | | 53 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1A | DT3P fast = DT (11 mA) 1.32 °C | | 26 | 0.05 °C | | | 54 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 18 | DT3P slow = DT (5 mA) | 0.60 °C | 24 | 0.025 °C | | | 55 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 2A | DT4R = DT(70 mA) / DT4R4W Mode bit | 8.38 °C/0 | 21 | 0.4 °C | | | 56 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1F | DT5B = DT (128 mA) | 15.32 °C | 31 | 0.5 °C | | | 57 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 28 | DT7 = DT (165 mA) 19.8 °C 40 | | 40 | 0.5 °C | | | 58 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | B4 | Psi T-A PLL 90 °C/W 180 | | 0.5 °C/W | | | | 59 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | A0 | Psi T-A Register 80 °C/W 160 | | 0.5 °C/W | | | | 60 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 44 | DT PLL Active = DT (100 mA) | 17.1 °C | 68 | 0.25 °C | | | 61 | 0 | 1 | 1 | 1 | 1 | 0 | RFU<br>(0) | 0 | 78 | DT Register Active = DT (150 mA) 22.8 °C/0 30 | | 0.75 °C | | | In the example listed in the table above, Psi T-A DRAM true value is $63.2\,^{\circ}$ C/W and unit is $0.5\,^{\circ}$ C/W, Byte value is determined as following: $63.2\,/\,0.5$ = 126.4. Since 126.4 is closer to 126 then it is to 127, therefore the programmed SPD Byte value is rounded off to 126. Also in the example listed in the table above, SPD Byte value for DT3P fast is calculated as following: DT3P fast= IDD3P fast\* 1.9 Volt \* Programmed value of Psi T-A DRAM - = 11 mA \* 1.9 V \* ( Value in Byte 48 \* Byte 48 Unit) - $= 11 \text{ mA} * 1.9 \text{ V} * (126 * 0.5 {}^{\circ}\text{C/W})$ - $= 1.32 \, {}^{\circ}\text{C}$ DT3P fast SPD byte unit is 0.05 °C, 1.32 °C/ 0.05 °C = 26.4. Since 26.4 is closer to 26 than it is to 27, therefore the programmed value for SPD byte 53 (DT3P fast) is rounded off to 26 (Hex value 1A). ## Byte 62: SPD Revision This byte describes the compatibility level of the encoding of the bytes contained in the SPD EEPROM, and the current collection of valid defined bytes. This byte must be coded as 13h for SPDs with revision level 1.3. Software should examine the upper nibble (Encoding Level) to determine if it can correctly interpret the contents of the module SPD. The lower nibble (Additions Level) can optionally be used to determine which additional bytes or attribute bits have been defined; however, since any undefined additional byte must be encoded as 00h or undefined attribute bit must be defined as 0, software can safely detect additional bytes and use safe defaults if a zero encoding is read for these bytes. | SPD Revision | | Encodir | ng Level | | | Hex | | | | |--------------|-------|---------|----------|-------|-------|-------|-------|-------|-----| | SPD Revision | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | пех | | Revision 0.0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | *** | | | - | | | | | | | | Revision 1.0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 10 | | Revision 1.1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 11 | | Revision 1.2 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 12 | | Revision 1.3 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 13 | | | - | - | - | - | | | | | | | Undefined | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | #### Byte 63: Checksum for Bytes 0-62 This field designates the checksum for checking data integrity (similar to parity) for bytes 0 - 62. It is written during module production and can be used by the customer to verify the data integrity for these bytes. #### **Process for Calculating the Checksum** - 1. Convert binary information, in byte locations 0 62, to decimal. - 2. Add together (sum) all decimal values for addresses 0 62. - 3. Divide sum by 256. - 4. Convert remainder to binary (will be less than 256). - 5. Store result (single byte) in address 63 as "Checksum." Note: The same result can be obtained by adding the binary values in addresses 0 - 62 and eliminating all but the low order byte. The low order byte is the "Checksum." #### **Example of a Checksum Calculation** | SPD Byte Address | Seria | al PD | | Convert to Decimal | |-------------------|-------|----------|---------------|--------------------| | 0 | 0010 | 0100 | $\rightarrow$ | 36 | | 1 | 1111 | 1110 | $\rightarrow$ | +254 | | 2 | 0000 | 0000 | $\rightarrow$ | + 0 | | 3 | 0000 | 0000 | $\rightarrow$ | + 0 | | | | ı | $\rightarrow$ | + 0 | | <b>\</b> | ` | <b>↓</b> | $\rightarrow$ | + 0 | | 60 | 0000 | 0000 | $\rightarrow$ | + 0 | | 61 | 0000 | 0000 | $\rightarrow$ | + 0 | | 62 | 0000 | 0000 | $\rightarrow$ | + 0 | | Decimal Total | | - | 1 | 290 | | Divide by 256 | | - | ı | 1 | | Remainder | | - | - | 34 | | Convert to binary | 0010 | 0010 | <b>←</b> | 34 | | 63 (Checksum) | 0010 | 0010 | - | - | ### Bytes 64-71: Module Manufacturer's JEDEC ID Code Manufacturers of a given module may include their identifier according to JEDEC spec JEP106. The first byte is utilized, the second byte is filled with zeros. For example, a company whose value is hexadecimal CE would be coded as: "CE000000 00000000." ### Byte 72: Module Manufacturing Location Manufacturers may include an identifier that uniquely defines the manufacturing location of the memory module. While the SPD spec will not attempt to present a decode table for manufacturing sites, the individual manufacturer may keep track of manufacturing location and its appropriate decode represented in this byte. #### Bytes 73-90: Module Part Number The manufacturer's part number is written in ASCII format within these bytes. Unused digits are coded as ASCII blanks (20h). #### **Bytes 91-92: Module Revision Code** This refers to the module revision code. While the SPD spec will not attempt to define the format for this information, the individual manufacturer may keep track of the revision code and its appropriate decode represented in this byte. #### **Bytes 93-94: Module Manufacturing Date** The module manufacturer includes a date code for the module. The JEDEC definitions for bytes 93 and 94 are year and week respectively. These bytes must be represented in Binary Coded Decimal (BCD). For example, week 47 in year 2003 would be coded as 03 (0000 0011) in byte 93 and 47 (0100 0111) in byte 94. #### Bytes 95-98: Module Serial Number The supplier must include a unique serial number for the module. The supplier may use whatever decode method desired to maintain a unique serial number for each module. One method of achieving this is by assigning a byte in the field from 95-98 as a tester ID byte and using the remaining bytes as a sequential serial number. Using bytes 64-72 and 93-98 to construct a unique serial number results in a field that contains 15 bytes of data. A shortened unique serial number containing 9 bytes of data can be derived from the SPD bytes by reducing the manufacturers ID in bytes 64-71 to 2 bytes, where the first byte indicates the quantity of 0x7F "continuation characters" in bytes 64-71, and the second byte is the 1-byte manufacturers ID following the last 0x7F "continuation character" (ref: JEDEC JEP106N), Any characters following the 1-byte manufacturers ID are ignored for the purposes of constructing the value of the shortened unique serial number. #### Bytes 99-127: Manufacturer's Specific Data The module manufacturer may include any additional information desired into the module within these locations. #### Bytes 128-255: Open for Customer Use These bytes are unused by the manufacturer and are open for customer use. ## Appendix: ASCII Decode Matrix for SPDs The following table is a subset of the full ASCII standard which is used for coding bytes in the Serial Presence Detect EEPROM that require ASCII characters: | | | Second Hex Digit in Pair | | | | | | | | | | | | | | | |----------------------------|----------------|--------------------------|---|---|---|---|---|---|---|-----|---|---|---|-----------|---|---| | First Hex<br>Digit in Pair | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | | 2 | Blank<br>Space | | | | | | | | ( | ) | | | | -<br>Dash | | | | 3 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | | | | | | 4 | | Α | В | С | D | Е | F | G | Н | - 1 | J | K | L | М | N | 0 | | 5 | Р | Q | R | S | Т | U | V | W | Х | Υ | Z | | | | | | | 6 | | а | b | С | d | е | f | g | h | i | j | k | 1 | m | n | 0 | | 7 | р | q | r | S | t | u | ٧ | W | Х | у | Z | | | | | | #### Examples: 20h=Blank Space 34h=4 41h=A | SPD Bytes 73-90 | | | | | | | | |-------------------|--------------------------------------|--|--|--|--|--|--| | Manufacturer's PN | Coded in ASCII | | | | | | | | 13M32734BCD-260Y | 31334D33323733344243442D323630592020 | | | | | | | ## **Revision Log** | Date | SPD Rev | Doc Rel | Contents of Modification | |--------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Aug 29, 2007 | 1.3 | 1 | Editorial corrections in examples for bytes 23 and 25. 1. Byte 9, Byte 23, Byte 25 - Added note to guide how to program SPD for DDR2 1066 support. 2. Byte 18 - Added CL7 support 3. Byte 27, Byte 29 - Added note to guide how to program 13.125 ns for DDR2 1066 7-7-7 speed bin. 4. Byte 41 - Added note to guide how to program tRC for DDR2 1066 7-7-7 speed bin. 5. Byte 62 - Updated SPD revision to 1.3 | | June 2007 | 1.2 | 3 | Editorially added field encodings for 72b-SO-DIMM to bytes 19 and 20 | | Mar. 2006 | 1.2 | 2 | Editorial corrections to 1.2 approved 1. Byte 3, extended range of addressing for new device densities 2. Byte 47, subfield B, defined 0A case for case when DT4W = DT4R 3. Byte 55, subfield B, changed "DT4W is greater than DT4R" to "DT4W is greater than or equal to DT4R" | | Nov. 2004 | 1.2 | 1 | Revision 1.2 approved 1. Added 50ohm ODT and CL = 6 to Byte 18 and 22 respectively. JC-45-04-64 passed at March 2004 meeting 2. Added PASR supportability bit to Byte 22. JC-45-04-134 3. Added DIMM thickness to Byte 19, and changed Byte 20 format for better description. JC-45-04-138, -139, -140, and -141 4. Corrected typo on units for byte 45. | | Feb. 2004 | 1.1 | 1 | Revision 1.1 approved 1. Changed "Wording of Byte 93 and 94" - rb03170 passed committee ballot at Sep. 03 meeting 2. Added Command and Address Parity feature to Byte 11 - rb03230 passed committee ballot at Dec. 03 meeting 3. Added number of PLL and register feature on Byte 21 bits [3:0] - rb03246 passed committee ballot at Dec. 03 meeting 4. Added Byte 47 ~ 61, DT in SPD - rb03246 passed committee ballot at Dec. 03 meeting 5. Added "Self refresh period at high temp" feature to Byte 49 - rb03247 passed committee ballot at Dec. 03 meeting 6. Corrected typos | | Feb. 2003 | 1.0 | 1 | First release - BoD approved DDR2 SPD revision 1.0 |